DSP Memory Management Unit
2-48
Table 2–26. DSP Memory Management Unit Registers (Continued)
Name
Reset Value
Address
Size
R/W
Description
RAM_L_REG
RAM entry register LSB
R/W
16 bits FFFE:D238
0x0000
GFLUSH_REG
Global flush register
R/W
16 bits FFFE:D23C
0x0000
FLUSH_ENTRY_REG
Individual flush register
R/W
16 bits FFFE:D240
0x0000
READ_CAM_H_REG
Read CAM MSB
R/W
16 bits FFFE:D244
0x0000
READ_CAM_L_REG
Read CAM LSB
R/W
16 bits FFFE:D248
0x0000
READ_RAM_H_REG
Read RAM MSB
R/W
16 bits FFFE:D24C
0x0000
READ_RAM_L_REG
Read RAM LSB
R/W
16 bits FFFE:D250
0x0000
Table 2–27. Prefetch Register (PREFETCH_REG)) – Offset Address (hex): 00
Bit
Function
Size
Access
Value at
Hardware
Reset
15
Reserved
1
14
The data to prefetch is data when 1, program when 0.
1
R/W
0
13–0
MSB of virtual address tag of the TLB entry to be prefetched
14
R/W
0
Table 2–28. Prefetch Status Register (WALKING_ST_REG) – Offset Address (hex): 04
Bit
Function
Size
Access
Value at
Hardware
Reset
15–2
Reserved
14
1
When 1, table walking is running.
1
R
0
0
Writing in the prefetch data register sets this bit; the acknowl-
edge of the prefetch resets the bit.
1
R
0