Memory Maps
1-9
Introduction
1.5
Memory Maps
Figure 1–3 shows the MPU memory map. Figure 1–4 shows the DSP memory
map.
Figure 1–3. MPU Memory Map
TI
peripheral bus
I/O space
Reserved for HIVECT (high
interrupts vectors)
0xFFFF FFFF
TI peripherals and control
registers
DSP coprocessor interface
Reserved (not used for OMAP)
Local bus interface
Internal memory interface
External fast memory interface
External slow memory interface
(cs0, cs1, cs2, cs3)
0xFFFF 0000
0xF000 0000
0xE000 0000
0x8000 0000
0x3000 0000
0x2000 0000
0x1000 0000
0x0000 0000
DSP space
Local bus
Internal SRAM
SDRAM space
Flash space
Reserved
0x2002 FFFF