OMAP5910 Local Bus MMU
14-104
The LB MMU control register controls the local bus MMU reset and enable
functions.
Table 14–50. LB MMU Control Register (LB_MMU_CNTL_REG)
Access
Hardware
Reset
Bit
Name
Function
User
Sup
Reset
Value
15–6
Reserved
Reserved
-
-
-
5
Burst_16_mngt_en
When 1, enables 16 bit burst access
management
R
R/W
0
4–3
Reserved
Reserved
R
R
00
2
Wtl_en
When 1, enables the walking table
logic. When 0, the walking table is
disabled and access to the TLB and
lock counter are disabled.
R
R/W
0
1
MMU_en
Local bus MMU enable
0: Local bus MMU is disabled.
1: Local bus MMU is enabled.
When 0, the local bus MMU is disabled
and local bus virtual addresses in the
range 0000:0000h to 0FFF:FFFF are
mapped directly to physical address
range 0000:0000h to 00FF:FFFFh.
R
R/W
0
0
Reset_sw
When 0, holds the local bus MMU in
reset. When 1, the local bus MMU is
not held in reset.
Software must set this bit to allow the
MMU to function.
R
R/W
0
The LB MMU fault address registers report the local bus virtual address of the
last local bus access which caused a local bus MMU fault.
Table 14–51. LB MMU Fault Address High Register (LB_MMU_FAULT_AD_H_REG)
Access
Hardware
Reset
Bit
Name
Function
User
Sup
Reset
Value
15–0
Fault_address_MSB
Most significant 16 bits of the local bus
address that caused a local bus MMU
fault. The most significant 4 bits are
always 0000.
R
R
0x0000