Multichannel Serial Interfaces
9-46
Table 9–32. Interrupt Masks Register (INTERRUPTS_REG)
Bit
Name
Description
Access
Hardware
Reset
15–11
Unused
R
0000 0
10
mask_it_error
Mask of frame duration error interrupt (active
at 0)
R/W
0
9
mask_it_tx
Mask of transmit interrupt (active at 0)
R/W
0
8
mask_it_rx
Mask of receive interrupt (active at 0)
R/W
0
7–4
Number channel for it_tx
Channel number for transmit interrupt
generation
(0
<=
Nb_chan
<=
15)
R/W
0000
3–0
Number channel for it_rx
Channel number for receive interrupt
generation
(0
<=
Nb_chan
<=
15)
R/W
0000
Table 9–33. Main Parameters Register (MAIN_PARAMETERS__REG)
Bit
Name
Value
Description
Access
Hardware
Reset
15–14
DMA enable
Enable bits for DMA:
R/W
00
00
Normal mode (No DMA)
01
DMA transmit mode, normal receive mode
10
Normal transmit mode, DMA receive mode
11
DMA transmit and receive mode
13–11
Reserved
Reserved bits. These bits should always be
written as 0.
R/W
000
10
fsynch_polarity
Frame-synchronization pulse polarity
R/W
0
0
Positive
1
Negative
9
fsynch_mode
Frame-synchronization pulse position
R/W
0
0
Normal
1
Alternate