Display Specifications
11-8
The vertical synchronization signal (VSYNC) width must be programmed to be
as small as possible on passive screen modes, but long enough to load the
palette without stealing all the memory bandwidth from the MPU. To satisfy the
system requirement, the following equation must be met:
NJ
256
)
(15 * FDD)
Nj ¦
NJ
ǒ
HBP
)
HFP
)
(PPL
)
1)
d
)
HSW
)
3
Ǔ
* VSW * PCD
Nj
d
Display
1
TFT
2
2/3
STN color
4
Mono 4 bits
Note:
If the condition is not true, the LCD controller displays a black screen every other frame.
Pixels-per-line (PPL) must be in multiples of 16. Most LCD panels ignore data
at the end of the line that is not needed—that is, they ignore data at the right
hand side of the screen.