Registers
5-37
System DMA Controller
Table 5–10. DMA Controller Registers (Continued)
Name
Reset Value
Address
Size
(Bits)
R/W
Description
DMA_CSSA_U_CH4
Channel 4 source start address
upper bits
R/W
16
0xFFFED90A
U
DMA_CDSA_L_CH4
Channel 4 destination start address
lower bits
R/W
16
0xFFFED90C
U
DMA_CDSA_U_CH4
Channel 4 destination start address
upper bit
R/W
16
0xFFFED90E
U
DMA_CEN_CH4
Channel 4 element number
R/W
16
0xFFFED910
U
DMA_CFN_CH4
Channel 4 frame number
R/W
16
0xFFFED912
U
DMA_CFI_CH4
Channel 4 frame index
R/W
16
0xFFFED914
U
DMA_CEI_CH4
Channel 4 element index
R/W
16
0xFFFED916
U
DMA_CPC_CH4
Channel 4 channel progress counter
R/W
16
0xFFFED918
U
DMA_CSDP_CH5
Channel 5 source destination
parameters
R/W
16
0xFFFED940
0x0000
DMA_CCR_CH5
Channel 5 control
R/W
16
0xFFFED942
0x0000
DMA_CICR_CH5
Channel 5 interrupt control
R/W
16
0xFFFED944
0x0003
DMA_CSR_CH5
Channel 5 status
R
16
0xFFFED946
0x0000
DMA_CSSA_L_CH5
Channel 5 source start address
lower bits
R/W
16
0xFFFED948
U
DMA_CSSA_U_CH5
Channel 5 source start address
upper bits
R/W
16
0xFFFED94A
U
DMA_CDSA_L_CH5
Channel 5 destination start address
lower bits
R/W
16
0xFFFED94C
U
DMA_CDSA_U_CH5
Channel 5 destination start address
upper bits
R/W
16
0xFFFED94E
U
DMA_CEN_CH5
Channel 5 element number
R/W
16
0xFFFED950
U
DMA_CFN_CH5
Channel 5 frame number
R/W
16
0xFFFED952
U
DMA_CFI_CH5
Channel 5 frame index
R/W
16
0xFFFED954
U
DMA_CEI_CH5
Channel 5 element index
R/W
16
0xFFFED956
U
DMA_CPC_CH5
Channel 5 channel progress counter
R/W
16
0xFFFED958
U