Memory Map
4-10
Table 4–3. MPU Memory Map (Continued)
Device Name
Data Access
†
Size in Bytes
End Address
Start Address
Reserved
FFFC:F800
FFFC:FFFF
2K bytes
MPU Private TIPB Peripherals (Strobe 0)
Reserved
FFFD:0000
FFFD:FFFF
2K bytes
MPU Private TIPB Peripherals (Strobe 1)
MPU level 2 interrupt handler
FFFE:0000
FFFE:07FF
2K bytes
32 R/W
ULPD power management
FFFE:0800
FFFE:0FFF
2K bytes
16 R/W
OMAP5910 configuration
FFFE:1000
FFFE:17FF
2K bytes
32 R/W
Die ID
FFFE:1800
FFFE:1FFF
2K bytes
32 R/W
Reserved
FFFE:2000
FFFE:BFFF
40K bytes
LCD controller
FFFE:C000
FFFE:C0FF
256 bytes
32 R/W
Local bus interface
FFFE:C100
FFFE:C1FF
256 bytes
32 R/W
Local bus MMU
FFFE:C200
FFFE:C2FF
256 bytes
32 R/W
Reserved
FFFE:C300
FFFE:C4FF
512 bytes
MPU Timer 1
FFFE:C500
FFFE:C5FF
256 bytes
32 R/W
MPU Timer 2
FFFE:C600
FFFE:C6FF
256 bytes
32 R/W
MPU Timer 3
FFFE:C700
FFFE:C7FF
256 bytes
32 R/W
MPU watchdog timer
FFFE:C800
FFFE:C8FF
256 bytes
32 R/W
MPUI
FFFE:C900
FFFE:C9FF
256 bytes
32 R/W
MPU private TIPB bridge
FFFE:CA00
FFFE:CAFF
256 bytes
32 R/W
MPU level 1 interrupt handler
FFFE:CB00
FFFE:CBFF
256 bytes
32 R/W
Traffic controller
FFFE:CC00
FFFE:CCFF
256 bytes
32 R/W
Reserved
FFFE:CD00
FFFE:CDFF
256 bytes
MPU CLKM (clock control)
FFFE:CE00
FFFE:CEFF
256 bytes
32 R/W
DPLL1
FFFE:CF00
FFFE:CFFF
256 bytes
32 R/W
Reserved
FFFE:D000
FFFE:D0FF
256 bytes
† Each register must always be accessed using the appropriate data access width as indicated in this table. Failure to do so
may result in unexpected behavior including a TIPB bus error condition with an associated interrupt. Reserved address loca-
tions should never be accessed.