Index
Index-2
autostart, public peripherals, MPU
autotransit mode protocol
B
bandwidth, break, LCD
battery, failure, ULPD
baud rate
data confirmation
generator
UART IrDA
UART/autobaud
big sleep, ULPD
Bluetooth interface
See MCSI1
boot
mode, system operation
overlay mode
bootloader, MPU
break conditions
UART
UART IrDA
buffer
architecture, camera interface
translation look-aside (289 pin)
buffered writes, MPU MMU
burst
flash operational modes, TI
mode, MCSI
read protocol, TI
C
C55x DSP, traffic controller, connected hosts
cache
coherency
in data buffers
in OHCI data structures
operations
cam_exclk switch protocol
cam_lclk switch protocol
camera interface
architecture
buffer
clock divider
interrupt generator
clock divider
data validation
DMA procedure
FIFO buffer
interrupt generator
MPU public peripherals
registers
set of order
channel
configuration constraint, DMA controller
MCSI, multichannel enable
usage restrictions
characteristics, 32-bit timers
chip idle
power management
procedure
clear commands, DSP private peripherals,
level-sensitive interrupts
CLKM1, clock generation
CLKM2, clock generation
CLKM3, clock generation
clock
configuration after reset, ULPD
control, DSP subsystem
disable, EMIFF SDRAM
divider, MPU public camera interface
domains
MPU
power management
traffic controller
frequency, MCSI transmit
generation
CLKM1
CLKM2
CLKM3
control
distribution
fully synchronous mode
I2C
low-power mode
module
operation
overview
schemes
synchronization
synchronous scalable mode
management
components
DPLL and clock units
module
system power