Traffic Controller Memory Interface Registers
4-56
Table 4–27. EMIF Slow Wait State Configuration (EMIFS_CFG_DYN_WAIT)
Bit
Field
Value
Description
Access
Reset
Value
31–4
Reserved
Read is undefined. Writes must be zero.
R
All 0
3
DYNW_CS3
Specifies function of FLASH.RDY for CS3.
R/W
0
0
Enable classic not-ready for EMIFS CS3.
1
Enable dynamic not-ready for EMIFS CS3.
2
DYNW_CS2
Specifies function of FLASH.RDY for CS2.
R/W
0
0
Enable classic not-ready for EMIFS CS2.
1
Enable dynamic not-ready for EMIFS CS2.
1
DYNW_CS1
Specifies function of FLASH.RDY for CS1.
R/W
0
0
Enable classic not-ready for EMIFS CS1.
1
Enable dynamic not-ready for EMIFS CS1.
0
DYNW_CS0
Specifies function of FLASH.RDY for CS0.
R/W
0
0
Enable classic not-ready for EMIFS CS0.
1
Enable dynamic not-ready for EMIFS CS0.