Traffic Controller Memory Interface Registers
4-46
Table 4–13. EMIF Slow Chip-Select Configuration Registers
(EMIFS_CS0_CONFIG...EMIFS_CS3_CONFIG) (Continued)
Bit
Reset
Value
Access
Description
Value
Field
7:4
RDWST
Number of wait states for asynchronous read
operation (see Table 4–15). Number of inserted
clock cycles in protocol (value matches the value
programmed in Intel flash devices).
R/W
1111
3
Reserved
Read is undefined. Writes must be zero.
R/W
U
2
RT
Retiming control register:
R/W
0
0
The data is not retimed.
1
The data coming from the external bus is retimed
with the CLK.
1:0
FCLKDIV
EMIFS internal reference clock divider:
R/W
11
00
Reference clock = TC clock divided by 1
01
Reference clock = TC clock divided by 2
10
Reference clock = TC clock divided by 4
11
Reference clock = TC clock divided by 6
Table 4–14. Memory Type
RDMODE
Memory
000
Asynchronous read
001
Page mode ROM read—4 words per page
010
Page mode ROM read—8 words per page
011
Page mode ROM read—16 words per page
100
Synchronous burst read
Others
Reserved. Do not use.