DSP Memory Management Unit
2-51
MPU Subsystem
Table 2–36. Lock Counter Register (LOCK_REG) – Offset Address (hex): 24
Bit
Function
Size
Access
Value at
Hardware
Reset
15–10
Locked entries base value
6
R/W
0
9–4
Current entry pointed by the WTL
6
R/W
0
3–0
Reserved
4
Table 2–37. Load Entry in TLB Register (LD_TLB_REG) – Offset Address (hex): 28
Bit
Function
Size
Access
Value at
Hardware
Reset
15–2
Reserved
14
1
Read data in TLB when 1.
1
R/W
0
0
Load data in TLB when 1.
1
R/W
0
Table 2–38. CAM Entry Register MSB (CAM_H_REG) – Offset Address (hex): 2C
Bit
Function
Size
Access
Value at
Hardware
Reset
15–6
Reserved
10
5–0
Table index level 1 MSB
6
R/W
0
Table 2–39. CAM Entry Register LSB (CAM_L_REG) – Offset Address (hex): 30
Bit
Value
Function
Size
Access
Value at
Hardware
Reset
15–10
Table index level 1 LSB
6
R/W
0
9–4
Tiny page bits 9–0 (10 bits long)
Small page bits 9–2 (8 bits long)
Large page bits 9–6 (4 bits long)
6
R/W
0