I/O Signals
A-4
Table A–1. Input and Output Signals for the OMAP5910 Device (Continued)
Signals
Ballout
Description
FLASH (continued)
FLASH.A[3]
FLASH address bit 3
C1
FLASH.A[2]
FLASH address bit 2
D3
FLASH.A[1]
FLASH address bit 1
J8
FLASH.RDY
FLASH ready for TI/wait for Intel
H7
FLASH.BAA
FLASH burst advance acknowledge
M4
SDRAM
SDRAM.WE
SDRAM write enable
C3
SDRAM.RAS
SDRAM row address srtobe
A2
SDRAM.DQMU
SDRAM upper byte mask
D4
SDRAM.DQML
SDRAM lower byte mask
B3
SDRAM.D[15]
SDRAM data bit 15
D5
SDRAM.D[14]
SDRAM data bit 14
C4
SDRAM.D[13]
SDRAM data bit 13
B4
SDRAM.D[12]
SDRAM data bit 12
D6
SDRAM.D[11]
SDRAM data bit 11
C5
SDRAM.D[10]
SDRAM data bit 10
H8
SDRAM.D[9]
SDRAM data bit 9
C6
SDRAM.D[8]
SDRAM data bit 8
B6
SDRAM.D[7]
SDRAM data bit 7
D7
SDRAM.D[6]
SDRAM data bit 6
C7
SDRAM.D[5]
SDRAM data bit 5
D8
SDRAM.D[4]
SDRAM data bit 4
B8
SDRAM.D[3]
SDRAM data bit 3
G8
SDRAM.D[2]
SDRAM data bit 2
C8
SDRAM.D[1]
SDRAM data bit 1
G9
SDRAM.D[0]
SDRAM data bit 0
B9