Memory Map
4-11
Memory Interface Traffic Controller
Table 4–3. MPU Memory Map (Continued)
Device Name
Data Access
†
Size in Bytes
End Address
Start Address
MPU Private TIPB Peripherals (Strobe 1) (Continued)
Reserved
FFFE:D100
FFFE:D1FF
256 bytes
DSP MMU
FFFE:D200
FFFE:D2FF
256 bytes
32 R/W
MPU public TIPB bridge
FFFE:D300
FFFE:D3FF
256 bytes
16 R/W
JTAG ID code
FFFE:D400
FFFE:D4FF
256 bytes
32 R/W
Reserved
FFFE:D500
FFFE:D7FF
System DMA controller
FFFE:D800
FFFE:DFFF
2K bytes
16 R/W
Reserved
FFFE:E000
FFFE:FFFF
2K bytes each
† Each register must always be accessed using the appropriate data access width as indicated in this table. Failure to do so
may result in unexpected behavior including a TIPB bus error condition with an associated interrupt. Reserved address loca-
tions should never be accessed.