McBSP3
9-11
DSP Public Peripherals
9.3.4.9
Data Transfer (DMA channel)
The DMA channel transfers the received data to the appropriate data buffer
and transfers the new transmit data to appropriate TX buffer. Clear the
interrupt flag on ITR when the interrupt handle is taken.
Figure 9–4. Waveform Example
CLK(R/X)
FS(R/X)
D(R/X)
A31 A30 A29
A3
A2
A1
A0
B29
B30
B31
B1
B0
9.4
McBSP3
This section provides information specific to McBSP3 on the OMAP5910
device. For a full description of McBSP functionality and register definitions,
see the TMS320C55x DSP Peripherals Reference Guide (literature number
SPRU317).
9.4.1
McBSP3 Pin Descriptions
Table 9–10 identifies the McBSP3 I/O pins.
Table 9–10. McBSP3 Pin Descriptions
Pin
I/O Direction
Description
MCBSP3.DR
In
Data input
MCBSP3.DX
Out
Data output
MCBSP3.CLKX
In/out
Bit clock
MCBSP3.FSX
In/out
Frame synchronization
McBSP1 / McBSP3