MCSI1
9-52
9.6
MCSI1
This section provides information specific to MCSI1 (Figure 9–29) on the
OMAP5910 device.
9.6.1
MCSI1 Pin Description
Table 9–38 identifies the MCSI1 I/O pins.
Table 9–38. MCSI1 Pin Descriptions
Pin
I/O Direction
Description
MCSI1.DIN
In
Data input
MCSI1.DOUT
Out
Data output
MCSI1.CLK
In/out
Bit clock
MCSI1.SYNC
In/out
Frame synchronization
9.6.2
MCSI1 Interrupt Mapping
Table 9–39 identifies the MCSI1 interrupt mappings. MCSI1 generates level
2 interrupts for both the DSP and the MPU. Only one MPU MCSI1 interrupt
covers TX, RX, and frame error conditions; software must check the MCSI1
status register to determine the interrupt source.
Table 9–39. MCSI1 Interrupt Mapping
Incoming Interrupts
Level 2 DSP Interrupt
Level 2 MPU Interrupt
MCSI1 TX interrupt
IRQ_06
IRQ_16
MCSI1 RX interrupt
IRQ_07
IRQ_16
MCSI1 Frame Error
IRQ_10
IRQ_16
9.6.3
MCSI1 DMA Request Mapping
Table 9–40 identifies MCSI1 DMA request lines.
Table 9–40. TDMA Request Mapping—MCSI1
DMA Request Source
DMA Request Line—DSP
DMA Request Line—MPU
MCSI1 TX
DMA_REQ_01
DMA_REQ_01
MCSI1 RX
DMA_REQ_02
DMA_REQ_02