McBSP1
9-4
The operation of the OMAP5910 McBSPs is consistent with the SPRU317,
with the following exceptions and clarifications:
-
Only DXENA = 0 setting is supported.
-
The transmit output (DX) pins don not go to high impedance when the
transmitter in not actively sending data. In other words, the OMAP5910
always actively drives the DX pins.
-
The CLKS input is only available on McBSP1.
-
The receiver can only operate in slave mode on McBSP1 and McBSP3.
9.3
McBSP1
This section provides information specific to McBSP1 of the OMAP5910
device. For a full description of McBSP functionality and register descriptions,
see the TMS320C55x DSP Peripherals Reference Guide (literature number
SPRU317).
9.3.1
McBSP1 Pin Descriptions
Table 9–1 identifies the McBSP1 I/O pins.
Table 9–1. McBSP1 Pin Descriptions
Pin
I/O Direction
Description
MCBSP1.CLKS
In
Clock input
MCBSP1.DR
In
Data input
MCBSP1.DX
Out
Data output
MCBSP1.CLKX
In/out
Bit clock
MCBSP1.FSX
In/out
Frame synchronization
McBSPs / McBSP1