CHAPTER 21:Ethernet MAC
S6J3200 Series Hardware Manual Document Number: 002-04852 Rev. *G
655
Bit
Description
0
Interrupt is enabled.
1
Interrupt is disabled.
[bit24] ptp_pdelay_req_frame_transmitted_mask: PTP Pdelay_Req frame transmitted
mask
A read of this register returns the value of the PTP Pdelay_Req frame transmitted mask. A write to this
register directly affects the state of the corresponding bit in the Interrupt Status register, causing an
interrupt to be generated if a "1" is written.
Bit
Description
0
Interrupt is enabled.
1
Interrupt is disabled.
[bit23] ptp_pdelay_resp_frame_received_mask: PTP Pdelay_Resp frame received mask
A read of this register returns the value of the PTP Pdelay_Resp frame received mask. A write to this
register directly affects the state of the corresponding bit in the Interrupt Status register, causing an
interrupt to be generated if a "1" is written.
Bit
Description
0
Interrupt is enabled.
1
Interrupt is disabled.
[bit22] ptp_pdelay_req_frame_received_mask: PTP Pdelay_Req frame received mask
A read of this register returns the value of the PTP Pdelay_Req frame received mask. A write to this
register directly affects the state of the corresponding bit in the Interrupt Status register, causing an
interrupt to be generated if a "1" is written.
Bit
Description
0
Interrupt is enabled.
1
Interrupt is disabled.
[bit21] ptp_sync_frame_transmitted_mask: PTP Sync frame transmitted mask
A read of this register returns the value of the PTP Sync frame transmitted mask. A write to this register
directly affects the state of the corresponding bit in the Interrupt Status register, causing an interrupt to
be generated if a "1" is written.
Bit
Description
0
Interrupt is enabled.
1
Interrupt is disabled.
[bit20] ptp_delay_req_frame_transmitted_mask: PTP Delay_Req frame transmitted
mask
A read of this register returns the value of the PTP Delay_Req frame transmitted mask. A write to this
register directly affects the state of the corresponding bit in the Interrupt Status register, causing an
interrupt to be generated if a "1" is written.
Bit
Description
0
Interrupt is enabled.
1
Interrupt is disabled.
Содержание S6J3200 Series
Страница 1041: ...CHAPTER 28 LCD Controller 1040 S6J3200 Series Hardware Manual Document Number 002 04852 Rev G...
Страница 1044: ...CHAPTER 28 LCD Controller S6J3200 Series Hardware Manual Document Number 002 04852 Rev G 1043...
Страница 1047: ...CHAPTER 28 LCD Controller 1046 S6J3200 Series Hardware Manual Document Number 002 04852 Rev G...
Страница 1050: ...CHAPTER 28 LCD Controller S6J3200 Series Hardware Manual Document Number 002 04852 Rev G 1049...
Страница 1084: ...CHAPTER 28 LCD Controller S6J3200 Series Hardware Manual Document Number 002 04852 Rev G 1083...
Страница 1086: ...CHAPTER 28 LCD Controller S6J3200 Series Hardware Manual Document Number 002 04852 Rev G 1085...
Страница 1088: ...CHAPTER 28 LCD Controller S6J3200 Series Hardware Manual Document Number 002 04852 Rev G 1087...