![NXP Semiconductors LCP43 Series User Manual Download Page 1233](http://html1.mh-extra.com/html/nxp-semiconductors/lcp43-series/lcp43-series_user-manual_17218171233.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1233 of 1269
NXP Semiconductors
UM10503
Chapter 50: Supplementary information
Period register (DYNAMICRAS - address
0x4000 5034) bit description . . . . . . . . . . . . .478
Table 362. Dynamic Memory Self Refresh Exit Time register
Table 363. Dynamic Memory Last Data Out to Active Time
Table 364. Dynamic Memory Data In to Active Command
Time register (DYNAMICDAL - address
0x4000 5040) bit description . . . . . . . . . . . . .480
Table 365. Dynamic Memory Write Recovery Time register
Table 366. Dynamic Memory Active to Active Command
Period register (DYNAMICRC - address
0x4000 5048) bit description . . . . . . . . . . . . .480
Table 367. Dynamic Memory Auto Refresh Period register
Table 368. Dynamic Memory Exit Self Refresh register
Table 369. Dynamic Memory Active Bank A to Active Bank B
Time register (DYNAMICRRD - address
0x4000 5054) bit description . . . . . . . . . . . . .482
Table 370. Dynamic Memory Load Mode register to Active
Command Time (DYNAMICMRD - address
0x4000 5058) bit description . . . . . . . . . . . . .482
Table 371. Static Memory Extended Wait register
(STATICEXTENDEDWAIT - address
0x4000 5080) bit description . . . . . . . . . . . . .482
Table 372. Dynamic Memory Configuration registers
Table 373. Address mapping . . . . . . . . . . . . . . . . . . . . . .484
Table 374. Dynamic Memory RASCAS Delay registers
Table 375. Static Memory Configuration registers
Table 376. Static Memory Write Enable Delay registers
Table 377. Static Memory Output Enable delay registers
Table 378. Static Memory Read Delay registers
Table 379. Static Memory Page Mode Read Delay registers
Table 380. Static Memory Write Delay registers
Table 381. Static Memory Turn Round Delay registers
Table 382. SDRAM mode register description . . . . . . . . 495
Table 383. SPIFI clocking and power control . . . . . . . . . 500
Table 384. SPIFI flash memory map. . . . . . . . . . . . . . . . 501
Table 385. SPIFI Pin description. . . . . . . . . . . . . . . . . . . 501
Table 386. Supported QSPI devices . . . . . . . . . . . . . . . . 502
Table 387. USB0 clocking and power control . . . . . . . . . 503
Table 388. USB related acronyms . . . . . . . . . . . . . . . . . 505
Table 389. Fixed endpoint configuration . . . . . . . . . . . . . 505
Table 390. USB Packet size . . . . . . . . . . . . . . . . . . . . . . 506
Table 391. USB0 pin description. . . . . . . . . . . . . . . . . . . 506
Table 392. Register access abbreviations . . . . . . . . . . . 507
Table 393. Register overview: USB0 OTG controller (register
base address 0x4000 6000) . . . . . . . . . . . . 507
Table 394. CAPLENGTH register (CAPLENGTH - address
0x4000 6100) bit description . . . . . . . . . . . . . 510
Table 395. HCSPARAMS register (HCSPARAMS - address
0x4000 6104) bit description . . . . . . . . . . . . 510
Table 396. HCCPARAMS register (HCCPARAMS - address
0x4000 6108) bit description . . . . . . . . . . . . . 511
Table 397. DCIVERSION register (DCIVERSION - address
0x4000 6120) bit description . . . . . . . . . . . . . 511
Table 400. USB Command register in host mode
(USBCMD_H - address 0x4000 6140) bit
description - host mode . . . . . . . . . . . . . . . . . 513
Table 401. Frame list size values . . . . . . . . . . . . . . . . . . 515