![NXP Semiconductors LCP43 Series User Manual Download Page 1202](http://html1.mh-extra.com/html/nxp-semiconductors/lcp43-series/lcp43-series_user-manual_17218171202.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1202 of 1269
NXP Semiconductors
UM10503
Chapter 47: LPC43xx EEPROM memory
47.5.1.5 EEPROM clock divider register
The EEPROM device requires a 1500 kHz clock. The nominal value of the frequency is
1500 kHz, the lower limit is 800 kHz, the maximum limit is 1600 kHz.
This clock is generated by dividing the system bus clock. The clock divider register
contains the division factor.
If the division factor is 0, the clock is be IDLE to save power.
cclk
CLKDIV
1
+
--------------------------------
1500kHz
Table 1071.EEPROM clock divider register (CLKDIV - address 0x4000 E014) bit description
Bits
Symbol
Description
Reset value
15:0
CLKDIV
Division factor (minus 1 encoded).
-
31:16
-
Reserved. Read value is undefined, only zero should be written.
NA