UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
356 of 1269
NXP Semiconductors
UM10503
Chapter 18: LPC43xx Serial GPIO (SGPIO)
2:1
CLK_SOURCE_PIN
_MODE
Select source clock pin.
0
R/W
0x0
SGPIO8
0x1
SGPIO9
0x2
SGPIO10
0x3
SGPIO11
4:3
CLK_SOURCE_
SLICE_MODE
Select clock source slice.
Note that slices D, H, O and P do not
support this mode.
0
R/W
0x0
Slice D
0x1
Slice H
0x2
Slice O
0x3
Slice P
6:5
QUALIFIER_
MODE
Select qualifier mode.
0
R/W
0x0
Enable
0x1
Disable
0x2
Slice (see bits
QUALIFIER_SLICE_MODE in this
register)
0x3
External SGPIO pin (8, 9, 10, or 11)
8:7
QUALIFIER_PIN_M
ODE
Select qualifier pin.
0
R/W
0x0
SGPIO8
0x1
SGPIO9
0x2
SGPIO10
0x3
SGPIO11
10:9
QUALIFIER_
SLICE_MODE
Select qualifier slice.
0
R/W
0x0
Slice A, but for slice A slice D is used.
0x1
Slice H, but for slice H slice O is used.
0x2
Slice I, but for slice I slice D is used.
0x3
Slice P, but for slice P slice O is used.
11
CONCAT_ENABLE
Enable concatenation.
0
R/W
0x0
External data pin
0x1
Concatenate data
13:12 CONCAT_ORDER
Select concatenation order
0
R/W
0x0
Self-loop
0x1
2 slices
0x2
4 slices
0x3
8 slices
31:14 -
Reserved
-
-
Table 215. SGPIO multiplexer configuration registers (SGPIO_MUX_CFG0 to 15, addresses
0x4010 0040 to 0x4010 007C) bit description
…continued
Bit
Symbol
Value Description
Reset
value
Access