![NXP Semiconductors LCP43 Series User Manual Download Page 1261](http://html1.mh-extra.com/html/nxp-semiconductors/lcp43-series/lcp43-series_user-manual_17218171261.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1261 of 1269
NXP Semiconductors
UM10503
Chapter 50: Supplementary information
Pin description . . . . . . . . . . . . . . . . . . . . . . . . 810
Register description . . . . . . . . . . . . . . . . . . . 812
SCT configuration register . . . . . . . . . . . . . . 817
SCT control register . . . . . . . . . . . . . . . . . . . 818
SCT limit register . . . . . . . . . . . . . . . . . . . . . 819
SCT halt condition register . . . . . . . . . . . . . . 820
SCT stop condition register . . . . . . . . . . . . . 820
SCT start condition register . . . . . . . . . . . . . 821
SCT counter register . . . . . . . . . . . . . . . . . . 821
SCT state register. . . . . . . . . . . . . . . . . . . . . 822
SCT input register. . . . . . . . . . . . . . . . . . . . . 822
SCT match/capture registers mode register . 823
SCT output register . . . . . . . . . . . . . . . . . . . 824
SCT bidirectional output control register. . . . 824
SCT conflict resolution register. . . . . . . . . . . 826
SCT DMA request 0 and 1 registers. . . . . . . 828
SCT flag enable register . . . . . . . . . . . . . . . . 829
SCT event flag register . . . . . . . . . . . . . . . . . 829
SCT conflict enable register . . . . . . . . . . . . . 830
SCT conflict flag register . . . . . . . . . . . . . . . 830
SCT capture control registers 0 to 15
(REGMODEn bit = 1) . . . . . . . . . . . . . . . . . . 832
SCT event state mask registers 0 to 15 . . . . 832
SCT event control registers 0 to 15 . . . . . . . 832
SCT output set registers 0 to 15 . . . . . . . . . 834
SCT output clear registers 0 to 15 . . . . . . . . 834
Functional description . . . . . . . . . . . . . . . . . 835
Match logic. . . . . . . . . . . . . . . . . . . . . . . . . . 835
Capture logic . . . . . . . . . . . . . . . . . . . . . . . . 835
Event selection. . . . . . . . . . . . . . . . . . . . . . . 835
Output generation . . . . . . . . . . . . . . . . . . . . 836
Interrupt generation . . . . . . . . . . . . . . . . . . . 836
Clearing the prescaler . . . . . . . . . . . . . . . . . 837
Match vs. I/O events . . . . . . . . . . . . . . . . . . 837
DMA operation . . . . . . . . . . . . . . . . . . . . . . . 838
SCT operation . . . . . . . . . . . . . . . . . . . . . . . 840
28.7.10.1 Configure the SCT . . . . . . . . . . . . . . . . . . . 840
28.7.10.1.1 Configure the counter . . . . . . . . . . . . . . . . 840
28.7.10.1.2 Configure the match and capture registers 840
28.7.10.1.3 Configure events and event responses . . . 841
28.7.10.1.4 Configure multiple states . . . . . . . . . . . . . . 842
28.7.10.1.5 Miscellaneous options . . . . . . . . . . . . . . . 842
28.7.10.2 Operate the SCT . . . . . . . . . . . . . . . . . . . . . 842
28.7.10.3 Configure the SCT without using states. . . . 843
28.7.10.4 Example . . . . . . . . . . . . . . . . . . . . . . . . . . . . 843
Chapter 29: LPC43xx Timer0/1/2/3
How to read this chapter . . . . . . . . . . . . . . . . 846
Basic configuration . . . . . . . . . . . . . . . . . . . . 846
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 846
General description . . . . . . . . . . . . . . . . . . . . 847
Architecture . . . . . . . . . . . . . . . . . . . . . . . . . 847
Pin description . . . . . . . . . . . . . . . . . . . . . . . . 849
Register description . . . . . . . . . . . . . . . . . . . 852
Timer interrupt registers . . . . . . . . . . . . . . . . 854
Timer control registers . . . . . . . . . . . . . . . . . 854
Timer counter registers. . . . . . . . . . . . . . . . . 854
Timer prescale registers . . . . . . . . . . . . . . . 855
Timer prescale counter registers . . . . . . . . . 855
Timer match control registers. . . . . . . . . . . . 855
Timer match registers (MR0 - MR3). . . . . . . 857
Timer capture control registers . . . . . . . . . . 857
Timer capture registers (CR0 - CR3) . . . . . . 858
Timer external match registers . . . . . . . . . . 859
Timer count control registers . . . . . . . . . . . . 860
Functional description . . . . . . . . . . . . . . . . . 861
Example timer operation . . . . . . . . . . . . . . . 861
DMA operation . . . . . . . . . . . . . . . . . . . . . . . 862
Chapter 30: LPC43xx Motor Control PWM (MOTOCONPWM)
How to read this chapter . . . . . . . . . . . . . . . . 863
Basic configuration . . . . . . . . . . . . . . . . . . . . 863
Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . 863
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 863
General description . . . . . . . . . . . . . . . . . . . . 863
Block Diagram . . . . . . . . . . . . . . . . . . . . . . . 865
Pin description . . . . . . . . . . . . . . . . . . . . . . . . 865
Register description . . . . . . . . . . . . . . . . . . . 866
MCPWM Control register . . . . . . . . . . . . . . . 867
30.7.1.1 MCPWM Control read address . . . . . . . . . . 867
30.7.1.2 MCPWM Control set address . . . . . . . . . . . 869
30.7.1.3 MCPWM Control clear address . . . . . . . . . . 869
30.7.2
PWM Capture Control register . . . . . . . . . . . 870
30.7.2.1 MCPWM Capture Control read address . . . 870
30.7.2.2 MCPWM
Control set address . . . . 871
30.7.2.3 MCPWM Capture control clear address . . . 872
30.7.3 MCPWM
MCPWM Limit 0-2 registers . . . . . . . . . . . . 873
MCPWM Match 0-2 registers . . . . . . . . . . . 874
30.7.5.1 Match register in Edge-Aligned mode . . . . . 874
30.7.5.2 Match register in Center-Aligned mode . . . . 875
30.7.5.3 0 and 100% duty cycle. . . . . . . . . . . . . . . . . 875
30.7.6
MCPWM Dead-time register . . . . . . . . . . . . 875
MCPWM Capture read addresses . . . . . . . 876
MCPWM Interrupt registers . . . . . . . . . . . . . 876