![NXP Semiconductors LCP43 Series User Manual Download Page 324](http://html1.mh-extra.com/html/nxp-semiconductors/lcp43-series/lcp43-series_user-manual_1721817324.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
324 of 1269
NXP Semiconductors
UM10503
Chapter 16: LPC43xx Global Input Multiplexer Array (GIMA)
16.4.24 SCT CTIN_7 capture input multiplexer (CTIN_7_IN)
16.4.25 VADC trigger input multiplexer (VADC_TRIGGER_IN)
7:4
SELECT
Select input. Values 0x4 to 0xF are
reserved.
0
0x0
CTIN_6
0x1
USART3 TX active
0x2
I2S0_RX_MWS
0x3
I2S0_TX_MWS
31:8
-
Reserved
-
Table 172. SCT CTIN_6 capture input multiplexer (CTIN_6_IN, address 0x400C 7058) bit
description
Bit
Symbol
Value
Description
Reset value
Table 173. SCT CTIN_7 capture input multiplexer (CTIN_7_IN, address 0x400C 705C) bit
description
Bit
Symbol
Value
Description
Reset value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.
1
EDGE
Enable rising edge detection
0
0
No edge detection.
1
Rising edge detection enabled.
2
SYNCH
Enable synchronization
0
0
Disable synchronization.
1
Enable synchronization.
3
PULSE
Enable single pulse generation.
0
0
Disable single pulse generation.
1
Enable single pulse generation.
7:4
SELECT
Select input. Values 0x4 to 0xF are reserved.
0
0x0
CTIN_7
0x1
USART3 RX active
0x2
SOF0 (Start-Of-Frame USB0)
0x3
SOF1 (Start-Of-Frame USB1)
31:8
-
Reserved
-
Table 174. VADC trigger input multiplexer (VADC_TRIGGER_IN, address 0x400C 7060) bit
description
Bit
Symbol
Value
Description
Reset value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.