![NXP Semiconductors LCP43 Series User Manual Download Page 714](http://html1.mh-extra.com/html/nxp-semiconductors/lcp43-series/lcp43-series_user-manual_1721817714.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
714 of 1269
NXP Semiconductors
UM10503
Chapter 26: LPC43xx Ethernet
The interrupt (sbd_intr_o_interrupt) is generated as shown in
. It is asserted
when the NIS/AIS Status bit is asserted and the corresponding Interrupt Enable bits
(NIE/AIE) are enabled.
8
RSE
Received stopped enable
When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register),
Receive Stopped Interrupt is enabled. When this bit is reset, Receive Stopped
Interrupt is disabled.
0
R/W
9
RWE
Receive watchdog timeout enable
When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register),
the Receive Watchdog Timeout Interrupt is enabled. When this bit is reset, Receive
Watchdog Timeout Interrupt is disabled.
0
R/W
10
ETE
Early transmit interrupt enable
When this bit is set with an Abnormal Interrupt Summary Enable (bit 15 in this
register), Early Transmit Interrupt is enabled. When this bit is reset, Early Transmit
Interrupt is disabled.
0
R/W
12:11
-
Reserved
0 RO
13
FBE
Fatal bus error enable
When this bit is set with Abnormal Interrupt Summary Enable (bit 15 in this register),
the Fatal Bus Error Interrupt is enabled. When this bit is reset, Fatal Bus Error Enable
Interrupt is disabled.
0
R/W
14
ERE
Early receive interrupt enable
When this bit is set with Normal Interrupt Summary Enable (bit 16 in this register),
Early Receive Interrupt is enabled. When this bit is reset, Early Receive Interrupt is
disabled.
0
R/W
15
AIE
Abnormal interrupt summary enable
When this bit is set, an Abnormal Interrupt is enabled. When this bit is reset, an
Abnormal Interrupt is disabled. This bit enables the following bits
DMA_STAT register, bit 1: Transmit process stopped
DMA_STAT register, bit 3: Transmit jabber timeout
DMA_STAT register, bit 4: Receive overflow
DMA_STAT register, bit 5: Transmit underflow
DMA_STAT register, bit 7: Receiver buffer unavailable
DMA_STAT register, bit 8: Receive process stopped
DMA_STAT register, bit 9: Receive watchdog timeout
DMA_STAT register, bit 10: Early transmit interrupt
DMA_STAT register, bit 13: Fatal bus error
0
R/W
16
NIE
Normal interrupt summary enable
When this bit is set, a normal interrupt is enabled. When this bit is reset, a normal
interrupt is disabled. This bit enables the following bits:
DMA_STAT register, bit 0: Transmit interrupt
DMA_STAT register, bit 2: Transmit buffer unavailable
DMA_STAT register, bit 6: Receive interrupt
DMA_STAT register, bit 14: Early receive interrupt
0
R/W
31:17
-
Reserved
0 RO
Table 568. DMA Interrupt enable register (DMA_INT_EN, address 0x4001 101C) bit description
…continued
Bit
Symbol
Description
Reset
value
Access