![NXP Semiconductors LCP43 Series User Manual Download Page 1226](http://html1.mh-extra.com/html/nxp-semiconductors/lcp43-series/lcp43-series_user-manual_17218171226.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1226 of 1269
NXP Semiconductors
UM10503
Chapter 50: Supplementary information
50.3 Tables
Table 1. Ordering information . . . . . . . . . . . . . . . . . . . . .7
Table 2. Ordering options . . . . . . . . . . . . . . . . . . . . . . . . .8
Table 3. Ordering information . . . . . . . . . . . . . . . . . . . . .8
Table 4. Ordering options . . . . . . . . . . . . . . . . . . . . . . . . .9
Table 5. ARM Cortex-M0 clocking and power control . .12
Table 6. Command list . . . . . . . . . . . . . . . . . . . . . . . . . .15
Table 7. Message list . . . . . . . . . . . . . . . . . . . . . . . . . . .16
Table 8. Command responses . . . . . . . . . . . . . . . . . . . .16
Table 9. IPC example . . . . . . . . . . . . . . . . . . . . . . . . . . .17
Table 10. LPC43xx SRAM configuration . . . . . . . . . . . . .18
Table 11. LPC435x/3x/2x/1x Flash configuration . . . . . . .19
Table 12. OTP memory description (OTP base address
0x4004 5000) . . . . . . . . . . . . . . . . . . . . . . . . . .29
Table 13. OTP memory bank 3, word 0 - Customer control
data (address offset 0x030) . . . . . . . . . . . . . . .30
Table 14. OTP memory bank 3, word 1 - General purpose
Table 15. OTP memory bank 3, word 2/3 - General purpose
Table 16. ROM driver pointers (main API entry point 0x1040
0100) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .32
Table 17. OTP function allocation . . . . . . . . . . . . . . . . . .33
Table 18. Boot mode when OTP BOOT_SRC bits are
programmed . . . . . . . . . . . . . . . . . . . . . . . . . . .35
Table 19. Boot mode when OTP BOOT_SRC bits are
zero. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .35
Table 20. Boot image header use . . . . . . . . . . . . . . . . . .38
Table 21. Boot image header description . . . . . . . . . . . . .38
Table 22. Typical boot process timing parameters . . . . . .44
Table 23. Security API calls . . . . . . . . . . . . . . . . . . . . . . .48
Table 24. NVIC pin description . . . . . . . . . . . . . . . . . . . . .55
Table 25. Connection of interrupt sources to the Cortex-M4
NVIC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .55
Table 26. Connection of interrupt sources to the Cortex-M0
NVIC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .57
Table 27. Register overview: NVIC (base address 0xE000
E000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .58
Table 28. Event router clocking and power control. . . . . .59
Table 29. Event router inputs . . . . . . . . . . . . . . . . . . . . . .60
Table 30. Event router pin description . . . . . . . . . . . . . . .61
Table 31. Register overview: Event router (base address
0x4004 4000) . . . . . . . . . . . . . . . . . . . . . . . . . .62
Table 32. Level configuration register (HILO - address
0x4004 4000) bit description . . . . . . . . . . . . .62
Table 33. EDGE and HILO combined register settings . .65
Table 34. Edge configuration register (EDGE - address
0x4004 4004) bit description . . . . . . . . . . . . .66
Table 35. Clear event enable register (CLR_EN - address
0x4004 4FD8) bit description . . . . . . . . . . . . . .68
Table 36. Event set enable register (SET_EN - address
0x4004 4FDC) bit description . . . . . . . . . . . . . .69
Table 37. Event status register (STATUS - address 0x4004
4FE0) bit description. . . . . . . . . . . . . . . . . . . . .70
Table 38. Event enable register (ENABLE - address 0x4004
4FE4) bit description . . . . . . . . . . . . . . . . . . . . 71
Table 39. Clear event status register (CLR_STAT - address
0x4004 4FE8) bit description . . . . . . . . . . . . . . 73
Table 40. Set event status register (SET_STAT - address
0x4004 4FEC) bit description. . . . . . . . . . . . . . 74
Table 41. CREG clocking and power control . . . . . . . . . . 75
Table 42. Register overview: Configuration registers (base
address 0x4004 3000) . . . . . . . . . . . . . . . . . . . 77
Table 43. CREG0 register (CREG0, address 0x4004 3004)
bit description . . . . . . . . . . . . . . . . . . . . . . . . . 78
Table 44. Memory mapping register (M4MEMMAP, address
0x4004 3100) bit description . . . . . . . . . . . . . 79
Table 45. CREG5 control register (CREG5, address 0x4004
3118) bit description . . . . . . . . . . . . . . . . . . . . 80
Table 46. DMA mux control register (DMAMUX, address
0x4004 311C) bit description . . . . . . . . . . . . . 80
Table 47. Flash Accelerator Configuration for flash bank A
Table 48. Flash Accelerator Configuration for flash bank B
Table 49. ETB SRAM configuration register (ETBCFG,
address 0x4004 3128) bit description . . . . . . 84
Table 50. CREG6 control register (CREG6, address 0x4004
312C) bit description . . . . . . . . . . . . . . . . . . . 85
Table 51. M4 TXEV clear register (M4TXEVENT, address
0x4004 3130) bit description . . . . . . . . . . . . . 86
Table 52. Part ID register (CHIPID, address 0x4004 3200)
bit description . . . . . . . . . . . . . . . . . . . . . . . . . 86
Table 53. Cortex-M0 TXEV clear register (M0TXEVENT,
address 0x4004 3400) bit description . . . . . . 86
Table 54. Memory mapping register (M0APPMEMMAP,
address 0x4004 3404) bit description . . . . . . 86
Table 55. USB0 frame length adjust register (USB0FLADJ,
address 0x4004 3500) bit description . . . . . . 87
Table 56. USB1 frame length adjust register (USB1FLADJ,
address 0x4004 3600) bit description . . . . . . 88
(base address 0x4004 2000) . . . . . . . . . . . . . . 91
Table 59. Hardware sleep event enable register
(PD0_SLEEP0_HW_ENA - address
0x4004 2000) bit description . . . . . . . . . . . . . . 92
Table 60. Power-down modes register
Table 61. Typical settings for PMC power modes . . . . . . 93
Table 62. CGU clocking and power control . . . . . . . . . . . 94
Table 63. CGU0 base clocks . . . . . . . . . . . . . . . . . . . . . 98
Table 64. Clock sources for clock generators with selectable
inputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 99
Table 65. Clock sources for output stages. . . . . . . . . . . . 99
Table 66. CGU pin description. . . . . . . . . . . . . . . . . . . . 101
Table 67. Register overview: CGU (base address 0x4005
0000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 101