![NXP Semiconductors LCP43 Series User Manual Download Page 400](http://html1.mh-extra.com/html/nxp-semiconductors/lcp43-series/lcp43-series_user-manual_1721817400.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
400 of 1269
NXP Semiconductors
UM10503
Chapter 19: LPC43xx General Purpose DMA (GPDMA) controller
10:6
DESTPERIPHERAL
Destination peripheral. This value selects the DMA destination
request peripheral. This field is ignored if the destination of the
transfer is to memory. See
for details.
R/W
0x0
SPIFI/SCT match3/SGPIO14/Timer3 match 1
0x1
Timer0 match 0/USART0 transmit
0x2
Timer0 match 1/USART0 receive
0x3
Timer1 match 0/UART1 transmit/I2S1 DMA request 1/SSP1
transmit
0x4
Timer1 match 1/UART1 receive/I2S1 DMA request 2/SSP1
receive
0x5
Timer2 match 0/USART2 transmit/SSP1 transmit/SGPIO15
0x6
Timer2 match 1/USART2 receive/SSP1 receive/SGPIO14
0x7
Timer3 match 0/UART3 transmit/SCT DMA request 0/VADC
write
0x8
Timer3 match 1/UART3 receive/SCT DMA request 1/VADC read
0x9
SSP0 receive/I2S0 DMA request 1/SCT DMA request 1
0xA
SSP0 transmit/I2S0 DMA request 2/SCT DMA request 0
0xB
SSP1 receive/SGPIO14/USART0 transmit
0xC
SSP1 transmit/SGPIO15/USART0 receive
0xD
ADC0/SSP1 receive/USART3 receive
0xE
ADC1/SSP1 transmit/USART3 transmit
0xF
DAC/SCT match 3/SGPIO15/Timer3 match 0
13:11 FLOWCNTRL
Flow control and transfer type. This value indicates the flow
controller and transfer type. The flow controller can be the DMA
Controller, the source peripheral, or the destination peripheral.
The transfer type can be memory-to-memory,
memory-to-peripheral, peripheral-to-memory, or
peripheral-to-peripheral.
Refer to
for the encoding of this field.
R/W
0x0
Memory to memory (DMA control)
0x1
Memory to peripheral (DMA control)
0x2
Peripheral to memory (DMA control)
0x3
Source peripheral to destination peripheral (DMA control)
0x4
Source peripheral to destination peripheral (destination control)
0x5
Memory to peripheral (peripheral control)
0x6
Peripheral to memory (peripheral control)
0x7
Source peripheral to destination peripheral (source control)
14
IE
Interrupt error mask. When cleared, this bit masks out the error
interrupt of the relevant channel.
R/W
15
ITC
Terminal count interrupt mask. When cleared, this bit masks out
the terminal count interrupt of the relevant channel.
R/W
16
L
Lock. When set, this bit enables locked transfers.
R/W
Table 290. DMA Channel Configuration registers (CONFIG[0:7], 0x4000 2110 (CONFIG0) to 0x4000 21F0 (CONFIG7))
bit description
…continued
Bit
Symbol
Value
Description
Reset
value
Access