![NXP Semiconductors LCP43 Series User Manual Download Page 103](http://html1.mh-extra.com/html/nxp-semiconductors/lcp43-series/lcp43-series_user-manual_1721817103.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
103 of 1269
NXP Semiconductors
UM10503
Chapter 11: LPC43xx Clock Generation Unit (CGU)
BASE_SPI_CLK
R/W
0x074
Output stage 6 control
register for base clock
BASE_SPI_CLK
0x0100
0000
0x0100
0000
0x0100
0000
BASE_PHY_RX_CLK R/W
0x078
Output stage 7 control
register for base clock
BASE_PHY_RX_CLK
0x0100
0000
0x0100
0000
0x0100
0000
BASE_PHY_TX_CLK
R/W
0x07C
Output stage 8 control
register for base clock
BASE_PHY_TX_CLK
0x0100
0000
0x0100
0000
0x0100
0000
BASE_APB1_CLK
R/W
0x080
Output stage 9 control
register for base clock
BASE_APB1_CLK
0x0100
0000
0x0100
0000
0x0100
0000
BASE_APB3_CLK
R/W
0x084
Output stage 10 control
register for base clock
BASE_APB3_CLK
0x0100
0000
0x0100
0000
0x0100
0000
BASE_LCD_CLK
R/W
0x088
Output stage 11 control
register for base clock
BASE_LCD_CLK
0x0100
0000
0x0100
0000
0x0100
0000
BASE_VADC_CLK
R/W
0x08C
Output stage 12 control
register for base clock
BASE_VADC_CLK
0x0100
0000
0x0100
0000
0x0100
0000
BASE_SDIO_CLK
R/W
0x090
Output stage 13 control
register for base clock
BASE_SDIO_CLK
0x0100
0000
0x0100
0000
0x0100
0000
BASE_SSP0_CLK
R/W
0x094
Output stage 14 control
register for base clock
BASE_SSP0_CLK
0x0100
0000
0x0100
0000
0x0100
0000
BASE_SSP1_CLK
R/W
0x098
Output stage 15 control
register for base clock
BASE_SSP1_CLK
0x0100
0000
0x0100
0000
0x0100
0000
BASE_UART0_CLK
R/W
0x09C
Output stage 16 control
register for base clock
BASE_UART0_CLK
0x0100
0000
0x0100
0000
0x0100
0000
BASE_UART1_CLK
R/W
0x0A0
Output stage 17 control
register for base clock
BASE_UART1_CLK
0x0100
0000
0x0100
0000
0x0100
0000
BASE_UART2_CLK
R/W
0x0A4
Output stage 18 control
register for base clock
BASE_UART2_CLK
0x0100
0000
0x0100
0000
0x0100
0000
BASE_UART3_CLK
R/W
0x0A8
Output stage 19 control
register for base clock
BASE_UART3_CLK
0x0100
0000
0x0100
0000
0x0100
0000
BASE_OUT_CLK
R/W
0x0AC
Output stage 20 control
register for base clock
BASE_OUT_CLK
0x0100
0000
0x0100
0000
0x0100
0000
Table 67.
Register overview: CGU (base address 0x4005 0000)
Name
Access Address
offset
Description
Reset
value
Reset
value
after
EMC,
UART0/
3 boot
Reset
value
after
USB0/1
boot
Reference