![NXP Semiconductors LCP43 Series User Manual Download Page 1229](http://html1.mh-extra.com/html/nxp-semiconductors/lcp43-series/lcp43-series_user-manual_17218171229.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1229 of 1269
NXP Semiconductors
UM10503
Chapter 50: Supplementary information
Table 159. Timer 2 CAP2_1 capture input multiplexer
Table 160. Timer 2 CAP2_2 capture input multiplexer
Table 161. Timer 2 CAP2_3 capture input multiplexer
Table 162. Timer 3 CAP3_0 capture input multiplexer
Table 163. Timer 3 CAP3_1 capture input multiplexer
Table 164. Timer 3 CAP3_2 capture input multiplexer
Table 165. Timer 3 CAP3_3 capture input multiplexer
Table 166. SCT CTIN_0 capture input multiplexer
Table 167. SCT CTIN_1 capture input multiplexer
Table 168. SCT CTIN_2 capture input multiplexer
Table 169. SCT CTIN_3 capture input multiplexer
Table 170. SCT CTIN_4 capture input multiplexer
Table 171. SCT CTIN_5 capture input multiplexer
Table 172. SCT CTIN_6 capture input multiplexer
Table 173. SCT CTIN_7 capture input multiplexer
Table 174. VADC trigger input multiplexer
Table 175. Event router input 13 multiplexer
Table 176. Event router input 14 multiplexer
Table 177. Event router input 16multiplexer
(EVENTROUTER_16_IN, address 0x400C 706C)
bit description. . . . . . . . . . . . . . . . . . . . . . . . . 326
Table 178. ADC start0 input multiplexer (ADCSTART0_IN,
address 0x400C 7070) bit description . . . . . . 327
Table 179. ADC start1 input multiplexer (ADCSTART1_IN,
address 0x400C 7074) bit description . . . . . . 327
Table 180. GPIO pins for different pin packages . . . . . . 329
Table 181. GPIO clocking and power control . . . . . . . . . 329
Table 182. Register overview: GPIO pin interrupts (base
address: 0x4008 7000) . . . . . . . . . . . . . . . . . 332
Table 183. Register overview: GPIO GROUP0 interrupt
(base address 0x4008 8000) . . . . . . . . . . . . 332
Table 184. Register overview: GPIO GROUP1 interrupt
(base address 0x4008 9000) . . . . . . . . . . . . 333
Table 185. Register overview: GPIO port (base address
0x400F 4000). . . . . . . . . . . . . . . . . . . . . . . . . 334
Table 186. Pin interrupt mode register (ISEL, address
0x4008 7000) bit description . . . . . . . . . . . . . 336
Table 187. Pin interrupt level (rising edge) interrupt enable
Table 188. Pin interrupt level (rising edge) interrupt set
Table 189. Pin interrupt level (rising edge interrupt) clear
Table 190. Pin interrupt active level (falling edge) interrupt
Table 191. Pin interrupt active level (falling edge interrupt)
Table 192. Pin interrupt active level (falling edge) interrupt
Table 193. Pin interrupt rising edge register (RISE, address
0x4008 701C) bit description . . . . . . . . . . . . 339
Table 194. Pin interrupt falling edge register (FALL, address
0x4008 7020) bit description . . . . . . . . . . . . . 339
Table 195. Pin interrupt status register (IST address 0x4008
7024) bit description . . . . . . . . . . . . . . . . . . . 340
Table 196. GPIO grouped interrupt control register (CTRL,
addresses 0x4008 8000 (GROUP0 INT) and
0x4008 9000 (GROUP1 INT)) bit description 340
Table 197. GPIO grouped interrupt port polarity registers
Table 198. GPIO grouped interrupt port n enable registers