Clock Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
7-17
SYNCLK
22
X
Synchronous Clock Mode
Selects clock multiplexing used by the
supported blocks.
0
Clock source is PLL1
1
Clock source is PLL0
DIS
21
X
PLL0 Disable
Used to disable PLL1. The value of this bit is
determined by the value of the core PLL
disable bit in the reset configuration word
(RCWLR[CPD]).
0
PLL1 enabled.
1
PLL1 disabled.
BYP
20
X
PLL0 Bypass
Used to bypass PLL1.
0
PLL1 is not bypassed.
1
PLL1 is bypassed.
CAS
19
X
PLL Cascade
Cascades PLL1 with PLL0 so that the output of
PLL0 is the input to PLL1.
0
Input is CLKIN.
1
Input is PLL0 output (cascaded).
EQDLY
18
X
Use Equivalent Delay Feedback Loop
Determines the type of feedback loop used by
the PLL.
0
Use short path. System clocks are
positive-edge aligned to CLKIN with
non-zero delay.
1
Use equivalent delay path. System clocks
are positive-edge aligned to CLKIN with
zero delay.
—
17–0
X
Reserved.
Table 7-9. PCMR1 Bit Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...