MSC8144E Reference Manual, Rev. 3
3-28
Freescale
Semiconductor
External Signals
GE2_RD2
TDM7RCLK
PCI_AD0
UTP_RVL
Input
Input/
Output
Input/
Output
Input
Ethernet 2 Receive Data 2
For details, see Chapter 19, Ethernet Controller.
TDM7 Receive Clock
The receive clock signal for TDM 7. As an output, this can be the DATA_C data
signal for TDM 7. For configuration details, see Chapter 20, TDM Interface.
PCI Address/Data Line 0
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
Receive Data Valid
5,6
0,1
2,3,4
7
GE2_RD1
PCI_AD28
Input
Input/
Output
Ethernet 2 Receive Data 1
For details, see Chapter 19, Ethernet Controller.
PCI Address/Data Line 28
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,3,5,6,
7
4
GE2_RD0
PCI_AD27
Input
Input/
Output
Ethernet 2 Receive Data 0
For details, see Chapter 19, Ethernet Controller.
PCI Address/Data Line 27
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,3,5,6,
7
4
GE2_TX_EN
PCI_CBE2
Output
Input/
Output
Ethernet 2 Transmit Enable
For details, see Chapter 19, Ethernet Controller.
PCI Byte 2 Enable
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,3,5,6,
7
4
GE2_TCK
TDM7TCLK
PCI_IDSL
UTP_RER
Output
Input
Input
Input
Ethernet 2 Transmit Clock
For details, see Chapter 19, Ethernet Controller.
TDM7 Transmit Clock
Transmit Clock for TDM 7. For configuration details, see Chapter 20, TDM
Interface.
PCI IDSL
For details, see Chapter 15, PCI.
Receive Error
5,6
0,1
2,3,4
7
GE2_RX_DV
PCI_AD30
Input
Input/
Output
Ethernet 2 Receive Data Valid
For details, see Chapter 19, Ethernet Controller.
PCI Address/Data Line 30
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,3,5,6,
7
4
GE2_RX_ER
PCI_AD31
Input
Input/
Output
Ethernet 2 Receive Error
For details, see Chapter 19, Ethernet Controller.
PCI Address/Data Line 31
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,3,5,6,
7
4
GE2_RX_CLK
PCI_AD29
Input
Input/
Output
Ethernet 2 Receive Clock
For details, see Chapter 19, Ethernet Controller.
PCI Address/Data Line 29
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,3,5,6,
7
4
Table 3-9. Ethernet Signals (Continued)
Signal Name
Type
Description
I/O Mode
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...