Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
15-43
15.2.4.12 PCI Outbound Translation Address Registers 0–5 (PORAR[0–5])
POTAR[0–5] define the starting address of the outbound window in the PCI memory space.
Table 15-35 describes the POTAR[0–5] bit fields.
POTAR0
PCI Outbound Translation Address Registers 0–5
Offset 0x100
POTAR1
Offset 0x118
POTAR2
Offset 0x130
POTAR3
Offset 0x148
POTAR4
Offset 0x160
POTAR5
Offset 0x178
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
TA
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TA
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 15-35. POTAR[0–5] Field Descriptions
Bits
Description
—
31–20
Reserved. Write to 0 for future compatibility.
TA
19–0
Translation Address
This field contains the starting address of the outbound translated address. This 20-bit field corresponds to bits
31–12 of a 32-bit address.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...