MSC8144E Reference Manual, Rev. 3
25-74
Freescale
Semiconductor
Debugging, Profiling, and Performance Monitoring
Packet received of priority 2
C1:36
Packet received of priority 3
C3:43
Clock cycle occurred in which the inbound buffer is full to any
priority (measured from when SOP received to buffer release
transferred on OCN). Event asserted for as many clock cycles
as this is true.
C2:45
Clock cycle occurred in which the inbound buffer is full to priority
0 (measured from when SOP received to buffer release
transferred on OCN). Event asserted for as many clock cycles
as this is true.
C4:44
Clock cycle occurred in which the inbound buffer is full to priority
1 (measured from when SOP received to buffer release
transferred on OCN). Event asserted for as many clock cycles
as this is true.
C5:5
Clock cycle occurred in which the inbound buffer is full to priority
2 (measured from when SOP received to buffer release
transferred on OCN). Event asserted for as many clock cycles
as this is true.
C6:4
Clock cycle occurred in which the inbound buffer is full to priority
3 (measured from when SOP received to buffer release
transferred on OCN). Event asserted for as many clock cycles
as this is true.
C7:3
Clock cycle occurred in which an OCN tag is unavailable, any
priority. Event asserted for as many clock cycles as this is true.
C8:3
Clock cycle occurred in which an OCN tag is unavailable,
priority 0. Event asserted for as many clock cycles as this is
true.
C3:3
Clock cycle occurred in which an OCN tag is unavailable,
priority 1. Event asserted for as many clock cycles as this is
true.
C4:5
Clock cycle occurred in which an OCN tag is unavailable,
priority 2. Event asserted for as many clock cycles as this is
true.
C5:4
OCN reorder occurred.
C6:3
OCN reorder occurred, reordered packet was priority 0.
C7:2
OCN reorder occurred, reordered packet was priority 1.
C1:1
OCN reorder occurred, reordered packet was priority 2.
C2:4
OCN reorder occurred reordered packet was priority 3.
C8:4
Packet sent to OCN
C5:7
Packet sent to OCN of priority 0
C6:6
Packet sent to OCN of priority 1
C7:5
Packet sent to OCN of priority 2
C1:7
Packet sent to OCN of priority 3
C2:11
Table 25-39. Performance Monitor Events Performance
Event Counted
Number
Description of Event Counted
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...