MSC8144E Reference Manual, Rev. 3
9-32
Freescale
Semiconductor
Memory Map
−
0xFFF1A800
CLASS 2 Priority Mapping Register 0
C2PMR0
−
0xFFF1A804
CLASS 2 Priority Mapping Register 1
C2PMR1
−
0xFFF1A808
CLASS 2 Priority Mapping Register 2
C2PMR2
−
0xFFF1A80C
CLASS 2 Priority Mapping Register 3
C2PMR3
−
0xFFF1A810–
0xFFF1A83F
reserved
−
0xFFF1A840
CLASS 2 Priority Auto Upgrade Value Register 0
C2PAVR0
−
0xFFF1A844
CLASS 2 Priority Auto Upgrade Value Register 1
C2PAVR1
−
0xFFF1A848
CLASS 2 Priority Auto Upgrade Value Register 2
C2PAVR2
−
0xFFF1A84C
CLASS 2 Priority Auto Upgrade Value Register 3
C2PAVR3
−
0xFFF1A850–
0xFFF1A87F
reserved
−
0xFFF1A880
CLASS 2 Priority Auto Upgrade Control Register 0
C2PACR0
−
0xFFF1A884
CLASS 2 Priority Auto Upgrade Control Register 1
C2PACR1
−
0xFFF1A888
CLASS 2 Priority Auto Upgrade Control Register 2
C2PACR2
−
0xFFF1A88C
CLASS 2 Priority Auto Upgrade Control Register 3
C2PACR3
−
0xFFF1A890–
0xFFF1A9FF
reserved
−
0xFFF1AA00
CLASS 2 Initiator Profiling Configuration Register 0
C2IPCR0
−
0xFFF1AA04–
0xFFF1AA07
reserved
−
0xFFF1AA08
CLASS 2 Initiator Profiling Configuration Register 2
C2IPCR2
−
0xFFF1AA0C
CLASS 2 Initiator Profiling Configuration Register 3
C2IPCR3
−
0xFFF1AA10–
0xFFF1AA3F
reserved
−
0xFFF1AA40
CLASS 2 Initiator Watch Point Control Register 0
C2IWPCR0
−
0xFFF1AA44
CLASS 2 Initiator Watch Point Control Register 1
C2IWPCR1
−
0xFFF1AA48
CLASS 2 Initiator Watch Point Control Register 2
C2IWPCR2
−
0xFFF1AA4C
CLASS 2 Initiator Watch Point Control Register 3
C2IWPCR3
−
0xFFF1AA50–
0xFFF1AA7F
reserved
−
0xFFF1AA80
CLASS 2 Arbitration Weight Register 0
C2AWR0
−
0xFFF1AA84
CLASS 2 Arbitration Weight Register 1
C2AWR1
−
0xFFF1AA88
CLASS 2 Arbitration Weight Register 2
C2AWR2
−
0xFFF1AA8C
CLASS 2 Arbitration Weight Register 3
C2AWR3
−
0xFFF1AA90–
0xFFF1AD7F
reserved
−
0xFFF1AD80
CLASS 2 IRQ Status Register
C2ISR
−
0xFFF1AD84–
0xFFF1ADBF
Reserved
−
0xFFF1ADC0
CLASS 2 IRQ Enable Register
C2IER
−
0xFFF1ADC4–
0xFFF1ADFF
Reserved
−
0xFFF1AE00
CLASS 2 Target Profiling Configuration Register
C2TPCR
Table 9-9. Consolidated Memory Map (Continued)
Address
Name/Status
Acronym
Reference
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...