MSC8144E Reference Manual, Rev. 3
25-44
Freescale
Semiconductor
Debugging, Profiling, and Performance Monitoring
CE
8–4
0
Counted Event
The source counted by the counter.
00000 Clock cycles (non-debug)
00001 Application cycles (non-wait, non-stop,
non-debug
00010 Number of events generated by the
EDCA0 of the OCE (CEP bits can be 00
or 01)
00011 Number of interrupts
00100 Number of ICache thrashes due to
miss.
00101 Number of L2 ICache thrashes due to
instruction access miss.
00110–
11111 reserved
—
3
0
Reserved. Write to zero for future compatibility.
CMODE
2–1
0
Counter Mode
Specifies the mode of the counter
00 One shot. The counter generates an event
when it reaches 0, stops counting, and
disables itself.
01 Trace mode. The counter value is saved in
a shadow register whenever required by
the trace buffer. The counter continues to
count and generates an event when it
reaches 0.
10–
11 reserved.
—
0
0
Reserved. Write to zero for future compatibility.
Table 25-21. DP_CA0C Bit Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...