MSC8144E Reference Manual, Rev. 3
25-40
Freescale
Semiconductor
Debugging, Profiling, and Performance Monitoring
25.2.14.7 DPU Counter Triad B Control Register (DP_TBC)
The DP_TBC register is a 32-bit register that controls the operation of the DPU counter triad B, including
what events and when they are counted. If the TCEN bit in the DP_TBC register is set, the appropriate
counters are controlled by this register and ignore the programming of their own control register. When
the TCEN bit is cleared, each counter is controlled individually by its own control register.
defines the DP_TBC bit fields.
10101 BTB
Characterization
Group 2
BTB-able instructions not
in the BTB, wrongly
predicted.
BTB-able instructions, in
the BTB, wrongly predicted.
Not BTB-able instructions
Note:
Other combinations reserved
DP_TBC
DPU Triad B Control Register
Offset 0x24
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
TDMP
TDM
—
TENMP
TENM
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
CEGP
—
CEG
—
CMODE
TCEN
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 25-20. DP_TBC Bit Descriptions
Name
Reset
Description
Settings
—
31–30
0
Reserved. Write to zero for future compatibility.
TDMP
29–28
0
Triad Disable Mode Privilege Level
The event disabling the counters belongs to the task
described by these bits. If the DEBUGEV instruction
disables the counters, all the programming options
mentioned here can be chosen. For EDCA events
the privilege level can be filtered inside the EDCA
itself.
00 The disabling event belongs to any task.
01 The disabling event is the result of a user
task detected under the control of
DP_CR[TIDCM].
10 The disabling event belongs to a supervisor
level task.
11 The disabling event is the result of a
supervisor level task detected under the
control of DP_CR[TIDCM].
Table 25-19. Counted Event Group (Continued)
CEG
Value
Group Name
Counter 0 Counts
Counter 1 Counts
Counter 2 Counts
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...