Memory Controller Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
12-51
DDR_SDRAM_CLK_CNTL provides a source synchronous option, along with a 1/8 cycle clock
adjustment.
12.7.15
DDR SDRAM Initialization Address Register (DDR_INIT_ADDRESS)
DDR_INIT_ADDRESS provides the address for the data strobe to data skew adjustment and
automatic CAS to preamble calibration after power-on reset.
Note:
After the skew adjustment, this address contains bad ECC data, which is not important
at power-on reset because all memory should subsequently be initialized if ECC is
enabled either through software or through the use of the
DDR_SDRAM_CFG_2[D_INIT] bit. However, if
Reset
is asserted after the DRAM
enters Self-Refresh mode, memory is not initialized. Therefore this address should be
written to avoid possible ECC errors when this address is accessed later.
Table 12-29. DDR_SDRAM_CLK_CNTL Bit Descriptions
Bit Reset
Description
Settings
—
31–27
0
Reserved. Write to zero for future compatibility.
CLK_ADJUST
26–23
0
Clock Adjust
Specifies when the clock is launched in
relationship to the address/command.
0000 Clock launched and aligned with
address/command.
0001 Clock launched 1/8 applied
cycle after address/command.
0010 Clock launched 1/4 applied
cycle after address/command.
0011 Clock launched 3/8 applied
cycle after address/command.
0100 Clock launched 1/2 applied
cycle after address/command.
0101 Clock launched 5/8 applied
cycle after address/command.
0110 Clock launched 3/4 applied
cycle after address/command.
0111 Clock launched 7/8 applied
cycle after address/command.
1000 Clock launched 1 applied cycle
after address/command.
1001–1111Reserved.
—
22–0
0
Reserved. Write to zero for future compatibility.
DDR_INIT_ADDRESS
DDR SDRAM Initialization Address Register
Offset 0x0148
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
IADDR
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IADDR
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...