MSC8144E Reference Manual, Rev. 3
20-32
Freescale
Semiconductor
UART
20.6.5 SCI Data Direction Register (SCIDDR)
When LOOPS is cleared and TE is set,
UTXD
is an output regardless of the state of
SCIDDR[DDRTX].
SCIDDR
SCI Data Direction Register
Offset 0x28
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
DDRTX
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 20-13. SCIDDR Bit Descriptions
Name
Reset
Description
Settings
—
31–10
0
Reserved. Write to zero for future compatibility.
DDRTX
9
0
Data Direction Bit TX
Controls the TX signal direction in single-wire
mode (refer to Section 20.4.2).
1
If TE=1, TX is driven by the transmitter.
Otherwise, if TE=0, UTXD is driven by logic
0.
0
UTXD is not driven when the transmitter is
disabled (TE=0) or when LOOPS=1.
—
8–0
0
Reserved. Write to zero for future compatibility.
Note:
The setting descriptions assume that the UTXD signal is configured for UART operation.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...