MSC8144E Reference Manual, Rev. 3
19-70
Freescale
Semiconductor
TDM Interface
19.7.3.7 TDMx Transmit Event Register (TDMxTER)
TDMxTER contains the status of the transmit data buffers and general transmit events.The
register can be read at any time. Bits 3–0 are cleared by writing ones to them; writing zero has no
effect.
RFSTI
4
0
Receive First or Second Threshold Interrupt Indication
Indicates whether the last receive threshold interrupt is the
first or second threshold.
0
Second threshold interrupt.
1
First threshold interrupt.
RSE
3
0
Receive Sync Error
Indicates whether a sync error has occurred. RSE is set
when the receive frame synchronization is lost (the
synchronization state change from SYNC to HUNT state)
because that a frame sync arrive early or it not recognized
at the expected position. During operation, this bit indicates
errors on the receive signals of the TDM module. For
details, see Section 19.2.4.3
0
Normal operation. No receive
error has occurred.
1
Receive sync error has occurred.
OLBE
2
0
Overrun Local Buffer Event
Indicates whether an overrun event has occurred in TDM
local memory. This error should not occur during normal
operation. It indicates that the TDM has not received
enough bandwidth on the internal MBus and therefore
cannot write the data into the destination memory (data
buffer). For details, see Section 19.2.6.
0
No overrun event has occurred in
the TDM local memory.
1
An overrun event has occurred in
the TDM local memory.
RFTE
1
0
Receive First Threshold Event
This field is set when the first thresholds of all the received
data buffers are filled with received data. The first threshold
pointer is determined by the Receive Data Buffer First
Threshold field (RDBFT). For details, see Section
19.2.6.3.
0
No receive first threshold event
has occurred.
1
A receive first threshold event
has occurred.
RSTE
0
0
Receive Second Threshold Event
This field is set when the second thresholds of all the
receive data buffers are filled with received data. The
second threshold pointer is determined by the Receive
Data Buffer Second Threshold. (RDBST) field. For details,
see Section 19.2.6
0
No receive second threshold
event has occurred.
1
A receive second threshold event
has occurred.
TDMxTER
TDMx Transmit Event Register
Offset 0x3F38
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
TFSTI
TSE
ULBE TFTE TSTE
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 19-41. TDMxRER Bit Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...