MSC8144E Reference Manual, Rev. 3
16-200
Freescale
Semiconductor
Serial RapidIO
®
Controller
16.6.88
Inbound Port-Write Queue Base Address Register (IPWQBAR)
IPWQBAR contains the 64-byte cache line address for the port-write data payload. Software
must initialize this register to the desired location in memory.
IPWQBAR
Inbound Port-Write Queue Base Address Register
Offset 134EC
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
PWQBA
TYPE
R/W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PWQBA
—
TYPE
R/W
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 16-131. IPWQBAR Field Descriptions
Bits
Reset Description
PWQBA
31–6
0
Port-Write Queue Base Address
Contains the address of the port-write data payload. This field should be written only when the
port-write controller is disabled
—
5–0
0
Reserved. Write to zero for future compatibility.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...