MSC8144E Reference Manual, Rev. 3
14-34
Freescale
Semiconductor
Direct Memory Access (DMA) Controller
14.6.11 DMA EDF Status Register (DMAEDFSTR)
Each bit in the DMAEDFSTR corresponds to an EDF threshold violation status the
corresponding channel. If set, a bit associated with a channel indicates that EDF threshold
violation occurred for that channel. A bit is cleared by writing one to it. Writing zero does not
affect a bit value. It is possible to clear several bits at a time. Table 14-22 describes the fields of
the DMAEDFSTR.
14.6.12 DMA Mask Register (DMAMR)
Each bit in the DMAMR corresponds to a bit in the DMASTR. For the Sx bit, there is no
meaning, because the interrupts are generated for end-of-channel or destination BDs only. The Sx
bits should be cleared for future compatibility. If set, each Dx bit enables the generation of
interrupt request signal on the corresponding interrupt line. DMAMR is cleared at reset and you
can enable a channel interrupt request by setting the appropriate Dx bit.
DMAEDFSTR
DMA EDF Status Register
Offset 0x344
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
Type
R/W
Reset:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
I15
I14
I13
I12
I11
I10
I9
I8
I7
I6
I5
I4
I3
I2
I1
I0
W1C
Reset:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 14-22. DMAEDFSTR Field Descriptions
Bits
Write by
Description
Setting
—
31–16
—
Reserved. Write to zero for future compatibility.
I[15–0]
15–0
User
Interrupt for Threshold Violation 15–0
Each bit corresponds to an interrupt request bit in the DMAEDFSTR.
Setting the bit enables generation of the respective interrupt request.
0
No interrupt.
1
Interrupt
request issued.
DMAMR
DMA Mask Register
Offset 0x34C
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
D15
S15
D14
S14
D13
S13
D12
S12
D11
S11
D10
S10
D9
S9
D8
S8
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
D7
S7
D6
S6
D5
S5
D4
S4
D3
S3
D2
S2
D1
S1
D0
S0
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...