DSP Core Subsystem Operating States
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
10-13
10.9.6.8 Transition from STOP to Execution state
The transition from the STOP state is done by the assertion of one of the following exit from
STOP signals:
A dedicated external signal is asserted.
The JTAG DEBUG REQUEST instruction is requested by the host debugger through the
JTAG TAP controller (requires that the OCE is pre-programmed as described in the note
below).
The
EE0
input is asserted (requires that the OCE is pre-programmed as described in the
note below).
Note:
To exit the STOP state via a debug event and enter Execution state (servicing the
Debug exception), the OCE must be pre-programmed before entering the STOP state
to respond to the above events as a Debug exception and not as a request to enter the
Debug processing state. Please refer to the OCE Reference Manual for more
information on the OCE programming.
10.9.6.9 Transition from WAIT to Execution state
The transition from the WAIT state is done by the assertion of one of the following exit from
WAIT signals:
An interrupt request, that is enabled by the core, is asserted.
A non-maskable interrupt (NMI) request is issued.
The JTAG DEBUG REQUEST command is issued to the external JTAG controller
(requires that the OCE is pre-programmed as described in the note below).
The
EE0
pin is asserted (requires that the OCE is pre-programmed as described in the note
below).
Note:
In order to exit the WAIT state via a debug event and enter Execution state (servicing
the Debug exception), the OCE must be pre-programmed before entering the WAIT
state to respond to the above events as a Debug exception and not as a request to enter
the Debug processing state. Please refer to the Emulation and Debug (OCE) chapter
in the SC3400 DSP Core Reference Manual for OCE programming details.
10.9.6.10 Transition from Debug to Execution State
The transition is initiated by the external JTAG controller through its interface to the OCE
module. The JTAG controller sets the dedicated exit bit in the OCE command register.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...