GPIO/Maskable Interrupt Signal Summary
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
3-45
GPIO14
RC_LDF
IRQ8
URXD
Input/
Output
Output
Input
Input/
Output
General-Purpose Input Output 14
One of 32 GPIO pins used as GPIO or as a dedicated input or output. For details,
see Chapter 23, GPIO.
Reset Configuration Word Load Failure
Used by the core to signal when the reset configuration word fails to load from an
I
2
C EEPROM when using the boot sequencer. It indicates whether the boot
sequencer failed, which can be due to an incorrect data structure or an I
2
C bus
failure. The signal can be asserted anytime during HRESET assertion. Once
asserted, the device holds HRESET low until the PORESET is restarted.
Interrupt Request 8
One of the sixteen external lines that can request a service routine, via the internal
interrupt controller, from the SC3400 cores.
UART Receive Data
For details, see Chapter 21, UART.
All modes
Reset
All modes
All modes
GPIO13
TMR0
QE_BRGC0
Input/
Output
Input/
Output
Output
General-Purpose Input Output 13
One of 32 GPIOs. For details, see Chapter 23, GPIO.
Timer 0
Configured as input to the counter or output from the counter. Selected through the
GPIO configuration. For details, see Chapter 23, GPIO. For timer functional details,
see Chapter 22, Timers.
QUICC Engine Baud-Rate Generator Clock UTOPIA 0
For details, see Chapter 18, Asynchronous Transfer Mode (ATM) Controller.
All modes
All modes
All modes
GPIO12
TDM5TSYN
PCI_AD18
Input/
Output
Input/
Output
Input/
Output
General-Purpose Input Output 12
One of 32 GPIOs. For details, see Chapter 23, GPIO.
TDM5 Transmit Frame Sync
The transmit sync signal for TDM 5. For configuration details, see Chapter 20, TDM
Interface.
PCI Address/Data Line 18
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
0,1,2,5,6
3,4
GPIO11
TDM5TDAT
PCI_AD17
Input/
Output
Input/
Output
Input/
Output
General-Purpose Input Output 11
One of 32 GPIOs. For details, see Chapter 23, GPIO.
TDM5 Serial Transmitter Data
The transmit data signal for TDM 5. As an output, this can be the DATA_D data
signal for TDM 5. For configuration details, see Chapter 20, TDM Interface.
PCI Address/Data Line 17
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
0,1,2,5,6
3,4
GPIO10
TDM5RSYN
PCI_AD15
Input/
Output
Input/
Output
Input/
Output
General-Purpose Input Output 10
One of 32 GPIOs. For details, see Chapter 23, GPIO.
TDM5 Receive Frame Sync
The receive sync signal for TDM 5. As an input, this can be the DATA_B data signal
for TDM 5. For configuration details, see Chapter 20, TDM Interface.
PCI Address/Data Line 15
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
0,1,2,5,6
3,4
Table 3-12. GPIO and Maskable Interrupt Summary (Continued)
Signal Name
Type
Description
I/O Mode
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...