MSC8144E Reference Manual, Rev. 3
25-46
Freescale
Semiconductor
Debugging, Profiling, and Performance Monitoring
CDMP
29–28
0
Counter Disable Mode Privilege Level
The event disabling the counter belongs to the task
described by these bits. If the DEBUGEV instruction
disables the counters, all the programming options
mentioned here can be chosen. For EDCA events
the privilege level can be filtered inside the EDCA
itself.
00 The disabling event belongs to any task.
01 The disabling event is the result of a user
task detected under the control of
DP_CR[TIDCM].
10 The disabling event belongs to a supervisor
level task.
11 The disabling event is the result of a
supervisor level task detected under the
control of DP_CR[TIDCM].
CDM
27–24
0
Counter Disable Mode
The event that disables the counter.
0000
No disabling event.
0001
DEBUGEV instruction.
0010
Event generated by EDCA0 in the OCE.
0011
Event generated by EDCA1 in the OCE.
0100
Event generated by EDCA2 in the OCE.
0101
Event generated by EDCA3 in the OCE.
0110
Event generated by EDCA4 in the OCE.
0111
Event generated by EDCA5 in the OCE.
1000–
1111
reserved
—
23–22
0
Reserved. Write to zero for future compatibility.
CENMP
21–20
0
Counter Enable Mode Privilege Level
The event enabling the counter belongs to the task
described by these bits. If the MARK instruction
enables the counter, all the programming options
mentioned here can be chosen. For EDCA events
the privilege level can be filtered inside the EDCA
itself.
00 The enabling event belongs to any task.
01 The enabling event is the result of a user
task detected under the control of
DP_CR[TIDCM].
10 The enabling event belongs to a supervisor
level task.
11 The enabling event is the result of a
supervisor level task detected under the
control of DP_CR[TIDCM].
CENM
19–16
0
Counter Enable Mode
The event that enables the counter.
0000
The counter is disabled.
0001
MARK instruction.
0010
Event generated by EDCA0 in the OCE.
0011
Event generated by EDCA1 in the OCE.
0100
Event generated by EDCA2 in the OCE.
0101
Event generated by EDCA3 in the OCE.
0110
Event generated by EDCA4 in the OCE.
0111
Event generated by EDCA5 in the OCE.
1000–
1110
reserved
1111
The counter is enabled.
—
15–14
0
Reserved. Write to zero for future compatibility.
Table 25-23. DP_CA1C Bit Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...