MSC8144E Reference Manual, Rev. 3
16-170
Freescale
Semiconductor
Serial RapidIO
®
Controller
Table 16-104. OMxSR Field Descriptions
Bits
Reset Description
—
31–21
0
Reserved. Write to zero for future compatibility.
QF
20
0
Queue Full
If the queue becomes full, this bit is set. Read only.
—
19–13
0
Reserved. Write to zero for future compatibility.
MER
12
0
Message Error Response
Set when an ERROR response is received from the message target. The error response received
field indicates the value of the error response status bits when an error response is received. This bit
is cleared by writing a value of 1 to it.
RETE
11
0
Retry Error Threshold Exceeded
Set when the message unit is unable to complete a message operation because the retry error
threshold value is exceeded due to a RapidIO retry response. This bit is cleared by writing a value of
1 to it.
PRT
10
0
Packet Response Time-Out
Set when the message unit has been unable to complete a message operation and a packet
response time-out occurred. This bit is cleared by writing a 1.
—
9–8
0
Reserved. Write to zero for future compatibility.
TE
7
0
Transaction Error
Set when an internal error condition occurs during the message operation. This bit is cleared by
writing a value of 1 to it. For proper operation, this field should be modified only when the outbound
message controller is not enabled
—
6
0
Reserved. Write to zero for future compatibility.
QOI
5
0
Queue Overflow Interrupt
Set when a queue overflow condition is detected. This bit is cleared by writing a value of 1 to it. QOI
is applicable only to chaining mode.
QFI
4
0
Queue Full Interrupt
If the queue becomes full and the QFIE bit in the Mode Register is set, this bit is set and an interrupt
is generated. This bit is cleared by writing a value of 1 to it.
—
3
0
Reserved. Write to zero for future compatibility.
MUB
2
0
Message Unit Busy
Indicates that a message operation is currently in progress. This bit is cleared when an error occurs
or the message operation completes. Read only.
EOMI
1
0
End-Of-Message Interrupt
When the message operation completes and the EOMIE bit in the Destination Attributes Register is
set, EOMI is set and an interrupt is generated. This bit is cleared by writing a value of 1 to it.
QEI
0
0
Queue Empty Interrupt
When the last message operation in the outbound descriptor queue is finished and the QEIE bit in
the Mode Register is set, this bit is set and an interrupt is generated. Otherwise, no interrupt is
generated. This bit is cleared by writing a value of 1 to it.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...