MSC8144E Reference Manual, Rev. 3
3-46
Freescale
Semiconductor
External Signals
GPIO9
TDM5RDAT
PCI_AD14
Input/
Output
Input/
Output
Input/
Output
General-Purpose Input Output 9
One of 32 GPIOs. For details, see Chapter 23, GPIO.
TDM5 Serial Receiver Data
The receive data signal for TDM 5. As an input, this can be the DATA_A data signal
for TDM 5. For configuration details, see Chapter 20, TDM Interface.
PCI Address/Data Line 14
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
0,1,2,5,6
3,4
GPIO8
IRQ14
TDM6TSYN
PCI_AD24
Input/
Output
Input
Input/
Output
Input/
Output
General-Purpose Input Output 8
One of 32 GPIOs. For details, see Chapter 23, GPIO.
Interrupt Request 14
One of sixteen external lines that can request a service routine via the internal
interrupt controller. For details, see Chapter 13, Interrupt Handling.
TDM6 Transmit Frame Sync
The transmit sync signal for TDM 6. For configuration details, see Chapter 20, TDM
Interface.
PCI Address/Data Line 24
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
0,1,2,5,6
0,1,2,5,6
3,4
GPIO7
IRQ13
TDM6TDAT
PCI_AD23
Input/
Output
Input
Input/
Output
Input/
Output
General-Purpose Input Output 7
One of 32 GPIOs. For details, see Chapter 23, GPIO.
Interrupt Request 13
One of sixteen external lines that can request a service routine via the internal
interrupt controller. For details, see Chapter 13, Interrupt Handling.
TDM6 Transmit Data
The transmit data signal for TDM 6. For configuration details, see Chapter 20, TDM
Interface.
PCI Address/Data Line 23
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
0,1,2,5,6
0,1,2,5,6
3,4
GPIO6
IRQ12
TDM6RSYN
PCI_AD21
Input/
Output
Input
Input/
Output
Input/
Output
General-Purpose Input Output 6
One of 32 GPIOs. For details, see Chapter 23, GPIO.
Interrupt Request 12
One of sixteen external lines that can request a service routine via the internal
interrupt controller. For details, see Chapter 13, Interrupt Handling.
TDM6 Receive Frame Sync
The receive sync signal for TDM 6. For configuration details, see Chapter 20, TDM
Interface.
PCI Address/Data Line 21
Part of the PCI address/data bus. For details, see Chapter 15, PCI.
0,1,2,5,6
0,1,2,5,6
0,1,2,5,6
3,4
Table 3-12. GPIO and Maskable Interrupt Summary (Continued)
Signal Name
Type
Description
I/O Mode
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...