Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
26-93
S_STATE
43–40
0
Scatter State Machine State
Reflects the current state of the channel scatter control state
machine. The value in this field indicates the current stage of the
channel performing a scatter function. This information is included
for completeness. The user does not typically require this
information.
See Table 26-20 for a
detailed list of values and
their meanings.
CHN_STATE
39–32
0
Channel State Machine State
Reflects the current state of the channel control state machine.
The value in this field indicates the current stage of the channel
performing in the sequence of fetching and processing data
descriptors. This information is included for completeness. The
user does not typically require this information.
See Table 26-21 for a
detailed list of values and
their meanings.
—
31–26
0
Reserved. Write to zero for future compatibility.
MI
25
0
Multi-EU Input
Indicates whether data input snooping is performed, as
determined by the descriptor header.
0
Data input snooping
disabled.
1
Data input snooping by
secondary EU enabled.
MO
24
0
Multi-EU Output
Indicates whether data output snooping is performed, as
determined by the descriptor header.
0
Data output snooping
disabled.
1
Data output snooping by
secondary EU enabled.
PR
23
0
Primary EU Assignment Request
This bit is set when descriptor processing is initiated by the
channel and the Op_0 field in the descriptor header contains a
valid EU identifier. The bit is cleared when the request is granted,
which is reflected by the setting of the PG bit.
0
Primary EU assignment
request is inactive.
1
Channel is requesting
the assignment of a
primary EU.
SR
22
0
Secondary EU Assignment Request
This bit is set when descriptor processing is initiated by the
channel and the Op_1 field in the descriptor header contains a
valid EU identifier. The bit is cleared when the request is granted,
which is reflected by the setting of the SG bit.
0
Secondary EU
assignment request is
inactive.
1
Channel is requesting
the assignment of a
security EU.
PG
21
0
Primary EU Granted
Reflects the status of EU grant signal for the requested primary
EU from the controller.
0
Primary EU grant signal
is inactive.
1
Primary EU grant signal
is active, indicating that
the controller assigned
the primary EU to this
channel.
SG
20
0
Secondary EU Granted
Reflects the status of EU grant signal for the requested secondary
EU from the controller.
0
Secondary EU grant
signal is inactive.
1
Secondary EU grant
signal is active, indicating
that the controller
assigned the secondary
EU to this channel.
Table 26-19. CPSR Bit Field Descriptions (Continued)
Bits
Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...