RapidIO Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-153
16.6.46
Port 0 Implementation Error Command and Status Register
(P0IECSR)
P0IECSR contains status bits that are asserted when an implementation-defined error occurs.
P0IECSR
Port 0 Implementation Error Command and Status Register
Offset 0x10130
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RETE
—
TYPE
W1C
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
TYPE
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 16-88. P0IECSR Field Descriptions
Bit
Reset
Description
RETE
31
0
Retry Error Threshold Exceeded
Set when the number of consecutive retries reaches the retry error threshold in the Physical
Retry Error Threshold Configuration Register (PRETCR). RETE is cleared by writing a value of 1
to it. This bit is set again if another retry is received and the number of consecutive retries
continues to exceed the retry error threshold.
—
30–0
0
Reserved. Write to zero for future compatibility.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...