MSC8144E Reference Manual, Rev. 3
7-22
Freescale
Semiconductor
Clocks
7.2.6 Dividers Clock Mode Register 1 (DCMR1B, DCMR1F)
DCMR1 stores the configured system clock dividers for clocks 8–12.
DCMR1 is reset only by a
power-on reset. Read operations access the register as DCMR1B. Write operations access the
register as DCMR1F. The reset value is determined by the MODCK bits in the reset
configuration word low. Table 7-12 defines the DCMR1 bit fields.
DCMR1B
Dividers Clock Mode Register 1
Offset 0x044
DCMR1F
Offset 0x054
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
CK8DF
CK9DF
CK10DF
CK11DF
Type:
B
F
R
W
Reset
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CK12DF
—
Type:
B
F
R
W
Reset
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Note:
The reset value is determined by the value of MODCK bits. See Table 7-13 on page 7-25 for a summary by mode.
Table 7-12. DCMR1 Bit Descriptions
Name
Reset
Description
Settings
CK8DF
31–28
X
CK8 Division Factor
Defines the division factor for clock 8.
0000 CK8DF = 1.
0001 CK8DF = 2.
0010 CK8DF = 3.
0011 CK8DF = 4.
0100 CK8DF = 5.
0101 CK8DF = 6.
0110 CK8DF = 7.
0111 CK8DF = 8.
1000 CK8DF = 9.
1001 CK8DF = 10.
1010 CK8DF = 11.
1011 CK8DF = 12.
1100 CK8DF = 13.
1101 CK8DF = 14.
1110 CK8DF = 15.
1111 CK8DF = 16.
CK9DF
27–24
X
CK9 Division Factor
Defines the division factor for clock 9.
0000 CK3DF = 1.
0001 CK3DF = 2.
0010 CK3DF = 3.
0011 CK3DF = 4.
0100 CK3DF = 5.
0101 CK3DF = 6.
0110 CK3DF = 7.
0111 CK3DF = 8.
1000 CK3DF = 9.
1001 CK3DF = 10.
1010 CK3DF = 11.
1011 CK3DF = 12.
1100 CK3DF = 13.
1101 CK3DF = 14.
1110 CK3DF = 15.
1111 CK3DF = 16.
CK10DF
23–20
X
CK10 Division Factor
Defines the division factor for clock 10.
0000 CK10DF = 1.
0001 CK10DF = 2.
0010 CK10DF = 3.
0011 CK10DF = 4.
0100 CK10DF = 5.
0101 CK10DF = 6.
0110 CK10DF = 7.
0111 CK10DF = 8.
1000 CK10DF = 9.
1001 CK10DF = 10.
1010 CK10DF = 11.
1011 CK10DF = 12.
1100 CK10DF = 13.
1101 CK10DF = 14.
1110 CK10DF = 15.
1111 CK10DF = 16.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...