MSC8144E Reference Manual, Rev. 3
11-30
Freescale
Semiconductor
Internal Memory Subsystem
—
23
0
Reserved. Write to zero for future compatibility.
PLRUB1
22–16
0
PLRU Bits 1
Holds the state] bits for indexes (4
×
i) + 1 (i is an
integer).
0
Cache line not valid.
1
Cache line valid.
—
7
0
Reserved. Write to zero for future compatibility.
PLRUB0
6–0
0
PLRU Bits 0
Holds the state] bits for indexes (4
×
i) (i is an
integer).
0
Cache line not valid.
1
Cache line valid.
Table 11-10. PLRU Replacement Way Selection
PLRU Bits
Way Selected for Replacement
B0
0
B1
0
B3
0
L0
0
0
1
L1
0
1
B4
0
L2
0
1
1
L3
1
B2
0
B5
0
L4
1
0
1
L5
1
1
B6
0
L6
1
1
1
L7
Table 11-9. L2IC_LRM Bit Descriptions (Continued)
Name
Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...