MSC8144E Reference Manual, Rev. 3
14-38
Freescale
Semiconductor
Direct Memory Access (DMA) Controller
PBDEST
16
0
Error of Port 1 Destination Channel
Indicates whether the last error on port 1 was
caused by a channel source or destination.
0 Source
transaction
error.
1
Destination transaction error.
PAE
15
0
Port 0 Transfer Error Indication
Indicates whether there is an acknowledged transfer
error on port 0.
0
No transfer error acknowledged on
port 0.
1
Transfer error acknowledged on
port 0.
PBE
14
0
Port 1 Transfer Error Indication
Indicates whether there is an acknowledged transfer
error on port 1.
0
No transfer error acknowledged on
port 1.
1
Transfer error acknowledged on
port 1.
—
13
0
Reserved, write zero for future compatibility.
THV
12
0
Threshold Violation
The channel that violated the deadline is indicated in
the DMA Counter Status Register (DMACNTSTR).
THV is set as long as there is a set bit in
DMACNTSTR. THV is automatically cleared when
all bits in DMACNTSTR are cleared.
0
No deadline violation.
1 Deadline
violation.
PRTYP
11
0
Parity Error on PRAM
Indicates that the parity error occurred in the PRAM.
0
No error indication on the PRAM.
1
PRAM parity error indication.
PRTYF
10
0
Parity Error on FIFOs
Indicates that the parity error occurred in the FIFOs.
0
No error indication in the FIFO’s.
1
FIFO’s parity error indication.
PRTYB
9
0
Parity Error on Bus interface
Indicates that the parity error occurred in the BI.
0
No error indication in the BI.
1
BI parity error indication.
PRTY
8
0
Parity Error
Indicates any parity error.
0
No error indication.
1 Error
indication.
—
7
0
Reserved, write zero for future compatibility.
PRTYCH
6–1
0
Parity Channel
First channel that caused parity error
Indicates by which channel the last parity error was
caused.
000000–001111: Channel number.
01xxxx Reserved.
10xxxx Reserved.
PRTYD
0
0
Parity Error Destination
Indicates whether the first parity error was caused
by a channel source or destination.
0 Source
transaction
error.
1
Destination transaction error.
Table 14-24. DMAERR Description (Continued)
Bits
Reset
Description
Settings
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...