RapidIO Message Unit
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-55
Table 16-23 describes each of these error types.
16.3.2.2 Software Error Handling
When an error occurs and the Serial RapidIO error/write-port interrupt is generated, software
takes the following actions:
1.
Determines the cause of the interrupt and processes the error.
2.
Verifies that the message controller has stopped operation by polling OMxSR[MUB].
3.
Disables the message controller by clearing OMxMR[MUS].
4.
Clears the error by writing a 1 to the corresponding OMxSR status bit (see Table
16-104, OMxSR Field Descriptions, on page 16-170):
•
MER
•
PRT
•
RETE
•
TE
Table 16-23. Error Types In Outbound Message Controller Direct Mode
Error Type
Message Controller Response to Error
Message Error Response
• Sets the message error response status bit (OMxSR[MER]).
• Generates a serial RapidIO error/write-port interrupt if OMxMR[EIE] is
set.
• Stops after the message operation completes (indicated by
OMxSR[MUB]).
Packet Response Time-Out
• Sets the packet response time-out status bit (OMxSR[PRT]).
• Generates a serial RapidIO error/write-port interrupt if OMxMR[EIE] is
set.
• Stops after the message operation completes (indicated by
OMxSR[MUB]).
Retry Error Threshold Exceeded
• Sets the retry threshold exceed status bit (OMxSR[RETE]).
• Generates a Serial RapidIO error/write-port interrupt if OMxMR[EIE] is
set.
• Stops after the message operation completes (indicated by
OMxSR[MUB]).
Internal Error During Local Memory Read
• Sets the transaction error bit (OMxSR[TE])
• Does not send message segments with an internal error because the
message data is not available
• Does not transfer memory reads generated before the internal error.
• Generates but does not transfer additional memory reads for the same
message operation.
• Does not transfer all subsequent message segments for the same
message operation, including retried message segments.
• Stops after the message operation completes (indicated by
OMxSR[MUB]).
• Generates the Serial RapidIO error/write-port interrupt if OMxMR[EIE] is
set.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...